Preface
.......................................................................................................................................
1
Features
.............................................................................................................................
2
Introduction
........................................................................................................................
3
Overview
..........................................................................................................................
4
Input Data
.........................................................................................................................
4.1
Branch Metrics Calculations
..........................................................................................
4.2
Soft Input Dynamic Ranges
..........................................................................................
5
Decision Data
....................................................................................................................
6
Registers
..........................................................................................................................
6.1
VCP2 Peripheral Identification Register (VCPPID)
................................................................
6.2
VCP2 Input Configuration Register 0 (VCPIC0)
...................................................................
6.3
VCP2 Input Configuration Register 1 (VCPIC1)
...................................................................
6.4
VCP2 Input Configuration Register 2 (VCPIC2)
...................................................................
6.5
VCP2 Input Configuration Register 3 (VCPIC3)
...................................................................
6.6
VCP2 Input Configuration Register 4 (VCPIC4)
...................................................................
6.7
VCP2 Input Configuration Register 5 (VCPIC5)
...................................................................
6.8
VCP2 Output Register 0 (VCPOUT0)
...............................................................................
6.9
VCP2 Output Register 1 (VCPOUT1)
...............................................................................
6.10
VCP2 Execution Register (VCPEXE)
...............................................................................
6.11
VCP2 Endian Mode Register (VCPEND)
...........................................................................
6.12
VCP2 Status Register 0 (VCPSTAT0)
..............................................................................
6.13
VCP2 Status Register 1 (VCPSTAT1)
..............................................................................
6.14
VCP2 Error Register (VCPERR)
.....................................................................................
6.15
VCP2 Emulation Control Register (VCPEMU)
.....................................................................
7
Endianness
.......................................................................................................................
7.1
Branch Metrics
.........................................................................................................
8
Architecture
......................................................................................................................
8.1
Sliding-Windows Processing
.........................................................................................
8.2
Yamamoto Parameters
................................................................................................
8.3
Input FIFO (Branch Metrics)
..........................................................................................
8.4
Output FIFO (Decisions)
..............................................................................................
9
Programming
....................................................................................................................
9.1
EDMA3 Resources
....................................................................................................
9.2
Input Configuration Words
............................................................................................
10
Output Parameters
............................................................................................................
11
Event Generation
...............................................................................................................
11.1
VCPXEVT Generation
.................................................................................................
11.2
VCPREVT Generation
................................................................................................
12
Operational Modes
............................................................................................................
12.1
Debugging Features
...................................................................................................
13
Errors and Status
..............................................................................................................
Appendix A Revision History
......................................................................................................
3
SPRUE09E – May 2006 – Revised December 2009
Table of Contents
Copyright © 2006–2009, Texas Instruments Incorporated