23
FLASH_D26
Data bus
1.8-V
PIN_A35
FLASH_D27
Data bus
1.8-V
PIN_B33
FLASH_D28
Data bus
1.8-V
PIN_AA32
FLASH_D29
Data bus
1.8-V
PIN_K34
FLASH_D30
Data bus
1.8-V
PIN_J35
FLASH_D31
Data bus
1.8-V
PIN_B34
FLASH_CLK
Clock
1.8-V
PIN_T9
FLASH_RESET_n
Reset
1.8-V
PIN_H7
FLASH_CE_n[0]
Chip enable of
offlash-0
1.8-V
PIN_J8
FLASH_CE_n[1] Chip enable of of
flash-1
1.8-V
PIN_N16
FLASH_OE_n
Output enable
1.8-V
PIN_C17
FLASH_WE_n
Write enable
1.8-V
PIN_C16
FLASH_ADV_n
Address valid
1.8-V
PIN_U10
FLASH_RDY_BSY
_n[0]
Ready of flash-0
1.8-V
PIN_H10
FLASH_RDY_BSY
_n[1]
Ready of flash-1
1.8-V
PIN_N17
2.8
QDRII+ SRAM
The development board supports six independent QDRII+ SRAM memory devices for
very-high speed and low-latency memory access. Each of QDRII+ has a x18 interface,
providing addressing to a device of up to a 8MB (not including parity bits). The QDRII+
has separate read and write data ports with DDR signaling at up to 550 MHz.
Table 2-11
,
Table 2-12
,
Table 2-13
,
Table 2-14
,
Table 2-15
and
Table 2-16
lists the
QDRII+ SRAM Bank A, B, C and D pin assignments, signal names relative to the Arria
10 GX device, in respectively.
Table 2-11 QDRII+ SRAM A Pin Assignments, Schematic Signal Names, and
Functions
Schematic
Signal Name
Description
I/O Standard
Arria 10 GX Pin
Number
QDRIIA_A0
Address bus[0]
1.8-V HSTL Class I
PIN_V12
Содержание TR10a-HL
Страница 1: ...1...
Страница 3: ...3...
Страница 71: ...71 Figure 5 14 Si5340A Demo Figure 5 15 Si5340B Demo...
Страница 82: ...82 Figure 6 3 Progress and Result Information for the QDRII Demonstration...
Страница 107: ...107...
Страница 111: ...111 Figure 8 5QSFP Transceiver Loopback Test in Progress Figure 8 6QSFP Transceiver Loopback Done...