97
Figure 7-14 Screenshot of DMA Memory Test Result
10. Type 99 followed by an ENTERY key to exit this test program
Development Tools
Quartus II 16.0
Visual C++ 2012
Demonstration Source Code Location
Quartus Project: Demonstrations\PCIe_Fundamental
Visual C++ Project: Demonstrations\PCIe_SW_KIT\PCIE_FUNDAMENTAL
FPGA Application Design
Figure 7-15
shows the system block diagram in the FPGA system. In the Qsys, Altera
PIO controller is used to control the LED and monitor the Button Status, and the On-
Chip memory is used for performing DMA testing. The PIO controllers and the On-Chip
memory are connected to the PCI Express Hard IP controller through the Memory-
Mapped Interface.
Содержание TR10a-HL
Страница 1: ...1...
Страница 3: ...3...
Страница 71: ...71 Figure 5 14 Si5340A Demo Figure 5 15 Si5340B Demo...
Страница 82: ...82 Figure 6 3 Progress and Result Information for the QDRII Demonstration...
Страница 107: ...107...
Страница 111: ...111 Figure 8 5QSFP Transceiver Loopback Test in Progress Figure 8 6QSFP Transceiver Loopback Done...