20
Table 2-9 Programmable oscillator control pin, Signal Name, I/O standard, Pin
Assignments and Descriptions
Programmable
Oscillator
Schematic
Signal Name
I/O
Standard
Arria 10 GX
Pin Number
Description
Si5340A
(U3)
Si5340A_I2C_SCL
1.8-V
PIN_AU27 I2C bus, connected
with Si5340A
Si5340A_I2C_SDA
1.8-V
PIN_AT27
Si5340A
(U3)
Si5340A_RST
1.8-V
PIN_AW28
Si5340A reset
signal
Si5340A_INTR
1.8-V
PIN_AW29
Si5340A interrupt
signal
Si5340A_OE_n
1.8-V
PIN_AV28
Si5340A output
enable signal
Si5340B
(U20)
Si5340B_I2C_SCL
1.8-V
PIN_G37
I2C bus, connected
with Si5340B
Si5340B_I2C_SDA
1.8-V
PIN_H31
Si5340B_RST
1.8-V
PIN_G38
Si5340B reset
signal
Si5340B_INTR
1.8-V
PIN_G32
Si5340B interrupt
signal
Si5340B_OE_n
1.8-V
PIN_AL31
Si5340B output
enable signal
2.7
FLASH Memory
The development board has two 1Gb CFI-compatible synchronous flash devices for
non-volatile storage of FPGA configuration data, user application data, and user code
space.
Each interface has a 16-bit data bus and the two devices combined allow for FPP x32
configuration. This device is part of the shared flash and MAX (FM) bus, which connects
to the flash memory and MAX V CPLD (5M2210) System Controller.
Figure 2-11
shows
the connections between the Flash, MAX and Arria 10 GX FPGA.
Содержание TR10a-HL
Страница 1: ...1...
Страница 3: ...3...
Страница 71: ...71 Figure 5 14 Si5340A Demo Figure 5 15 Si5340B Demo...
Страница 82: ...82 Figure 6 3 Progress and Result Information for the QDRII Demonstration...
Страница 107: ...107...
Страница 111: ...111 Figure 8 5QSFP Transceiver Loopback Test in Progress Figure 8 6QSFP Transceiver Loopback Done...