40
QSFPD_TX_P1
Transmitter data of channel 1 1.4-V PCML
PIN_H1
QSFPD_TX_N1
Transmitter data of channel 1 1.4-V PCML
PIN_H2
QSFPD_RX_P1
Receiver data of channel 1
1.4-V PCML
PIN_G3
QSFPD_RX_N1
Receiver data of channel 1
1.4-V PCML
PIN_G4
QSFPD_TX_P2
Transmitter data of channel 2 1.4-V PCML
PIN_F1
QSFPD_TX_N2
Transmitter data of channel 2 1.4-V PCML
PIN_F2
QSFPD_RX_P2
Receiver data of channel 2
1.4-V PCML
PIN_E3
QSFPD_RX_N2
Receiver data of channel 2
1.4-V PCML
PIN_E4
QSFPD_TX_P3
Transmitter data of channel 3 1.4-V PCML
PIN_D1
QSFPD_TX_N3
Transmitter data of channel 3 1.4-V PCML
PIN_D2
QSFPD_RX_P3
Receiver data of channel 3
1.4-V PCML
PIN_D5
QSFPD_RX_N3
Receiver data of channel 3
1.4-V PCML
PIN_D6
QSFPD_MOD_SEL_n
Module Select
1.8V
PIN_AA11
QSFPD_RST_n
Module Reset
1.8V
PIN_Y11
QSFPD_SCL
2-wire serial interface clock
1.8V
PIN_W9
QSFPD_SDA
2-wire serial interface data
1.8V
PIN_W10
QSFPD_LP_MODE
Low Power Mode
1.8V
PIN_AA12
QSFPD_INTERRUPT_n
Interrupt
1.8V
PIN_W13
QSFPD_MOD_PRS_n
Module Present
1.8V
PIN_Y12
2.10
PCI Express
The FPGA development board is designed to fit entirely into a PC motherboard with x8
or x16 PCI Express slot. Utilizing built-in transceivers on a Arria 10 GX device, it is able
to provide a fully integrated PCI Express-compliant solution for multi-lane (x1, x4, and
x8) applications. With the PCI Express hard IP block incorporated in the Arria 10 GX
device, it will allow users to implement simple and fast protocol, as well as saving logic
resources for logic application.
Figure 2-13
presents the pin connection established
between the Arria 10 GX and PCI Express.
The PCI Express interface supports complete PCI Express Gen1 at 2.5Gbps/lane,
Gen2 at 5.0Gbps/lane, and Gen3 at 8.0Gbps/lane protocol stack solution compliant to
PCI Express base specification 3.0 that includes PHY-MAC, Data Link, and transaction
layer circuitry embedded in PCI Express hard IP blocks.
Please note that it is a requirement that you connect the PCIe external power connector
Содержание TR10a-HL
Страница 1: ...1...
Страница 3: ...3...
Страница 71: ...71 Figure 5 14 Si5340A Demo Figure 5 15 Si5340B Demo...
Страница 82: ...82 Figure 6 3 Progress and Result Information for the QDRII Demonstration...
Страница 107: ...107...
Страница 111: ...111 Figure 8 5QSFP Transceiver Loopback Test in Progress Figure 8 6QSFP Transceiver Loopback Done...