19
Functions
Source
Schematic
Signal Name
Default
Frequency
I/O
Standard
Arria 10 GX
Pin Number
Application
Y8
CLK_50_B2H
50.0 MHz
1.8V
PIN_AP34
Y9
CLK_50_B2G
1.8V
PIN_AW35
Y10
CLK_50_B2F
1.8V
PIN_AY31
Y1
CLK_50_B3D
1.8V
PIN_AN7
CLK_50_B3F
1.8V
PIN_G12
CLK_50_B3H
1.8V
PIN_D21
Y5
CLK_100_B3D
100.0MHz
1.8V
PIN_AJ11
Y7
OSC_100_CLKUSR 100.0MHz
1.8V
PIN_AV26
User-supplied
configuration
clock
U3
QSFPA_REFCLK_p
644.53125
MHz
LVDS
PIN_AH5
40G QSFP+ A
port
QSFPB_REFCLK_p
644.53125
MHz
LVDS
PIN_AD5
40G QSFP+ B
port
QSFPC_REFCLK_p
644.53125
MHz
LVDS
PIN_Y5
40G QSFP+ C
port
QSFPD_REFCLK_p
644.53125
MHz
LVDS
PIN_T5
40G QSFP+ D
port
U20
QDRIIA_REFCLK_p 275 MHz
LVDS
PIN_L9
QDRII+ reference
clock for A port
QDRIIB_REFCLK_p 275 MHz
LVDS
PIN_N18
QDRII+ reference
clock for B port
QDRIIC_REFCLK_p 275 MHz
LVDS
PIN_G24
QDRII+ reference
clock for C port
QDRIID_REFCLK_p 275 MHz
LVDS
PIN_M34
QDRII+ reference
clock for D port
QDRIIE_REFCLK_p 275 MHz
LVDS
PIN_AP14
QDRII+ reference
clock for E port
QDRIIF_REFCLK_p 275 MHz
LVDS
PIN_AT7
QDRII+ reference
clock for F port
Table 2-9
lists the programmable oscillator control pins, signal names, I/O standard and
their corresponding Arria 10 GX device pin numbers.
Содержание TR10a-HL
Страница 1: ...1...
Страница 3: ...3...
Страница 71: ...71 Figure 5 14 Si5340A Demo Figure 5 15 Si5340B Demo...
Страница 82: ...82 Figure 6 3 Progress and Result Information for the QDRII Demonstration...
Страница 107: ...107...
Страница 111: ...111 Figure 8 5QSFP Transceiver Loopback Test in Progress Figure 8 6QSFP Transceiver Loopback Done...