57
1.
Make sure the Nios II EDS and USB-Blaster II driver are installed.
2.
Make sure the FPGA board and PC are connected with an UBS Cable.
3.
Power on the FPGA board.
4.
Copy the “Demonstrations/PFL/flash_programming_batch” folder under the
CD to your PC’s local drive.
5.
Execute the batch file flash_program.bat to start flash programming.
6.
Power off the FPGA Board.
7.
Set FPGA configure mode as FPPx32 Mode by setting SW1 MSEL[0:2] to
000.
8.
Specify configuration of the FPGA to Factory Hardware by setting the
FACTORY_LOAD dip in SW1
to the ‘1’ position.
9.
Power on the FPGA Board, and the Configure Done LED should light.
Except for programming the Flash with the default code PFL, the batch file also writes
PFL (Parallel Flash Loader) Option Bits data into the address 0x30000. The option bits
data specifies 0x2B40000 as start address of your hardware design.
The NIOS II EDS tool nios-2-flash-programmer programs the Flash based on the
Parallel Flasher Loader design in the FPGA. The Parallel Flash Loader design is
included in the default code PFL and the source code is available in the folder
Demonstrations/ PFL in System CD.
Содержание TR10a-HL
Страница 1: ...1...
Страница 3: ...3...
Страница 71: ...71 Figure 5 14 Si5340A Demo Figure 5 15 Si5340B Demo...
Страница 82: ...82 Figure 6 3 Progress and Result Information for the QDRII Demonstration...
Страница 107: ...107...
Страница 111: ...111 Figure 8 5QSFP Transceiver Loopback Test in Progress Figure 8 6QSFP Transceiver Loopback Done...