ST10R272L - EXTERNAL BUS INTERFACE
171/320
RP0H (F108h / 84h)
SFR
Reset Value: - - XXh
Note
RP0H cannot be changed via software, but rather allows to check the current
configuration.
Bit
Function
WRCFG
Write Configuration Control
‘0’: Pins
WR and BHE retain their normal function
‘1’: Pins
WR acts as WRL, pin BHE acts as WRH
CSSEL
Chip Select Line Selection (Number of active CS outputs)
0 0:
3 CS lines: CS2...CS0
0 1:
2 CS lines: CS1...CS0
1 0:
No CS lines at all
1
1: 5
CS lines: CS4...CS0 (Default without pulldowns)
SALSEL
Segment Address Line Selection (Number of active segment address outputs)
0 0:
4-bit segment address: A19...A16
0 1:
No segment address lines at all
1 0:
8-bit segment address: A23...A16
1 1:
2-bit segment address: A17...A16 (Default without pulldowns)
CLKSEL
System Clock Selection
000:
f
CPU
=
2.5 * f
OSC
001:
f
CPU
=
0.5 * f
OSC
010:
f
CPU
=
1.5 * f
OSC
011:
f
CPU
=
f
OSC
100:
f
CPU
=
5 * f
OSC
101:
f
CPU
=
2 * f
OSC
110:
f
CPU
=
3 * f
OSC
111:
f
CPU
=
4 * f
OSC
WRC
FG
CLKSEL
5
4
3
2
1
0
11
10
9
8
7
6
15
14
13
12
r
r
-
-
-
-
r
-
-
-
-
CSSEL
SALSEL
r