ST10R272L - PARALLEL PORTS
137/320
The table below summarizes the alternate functions of Port 6, as a function of the number of
selected chip select lines (coded via bitfield CSSEL).
The chip select lines of Port 6, additionally, have an internal weak pullup device. This device
is switched on under the following conditions:
•
always during reset
Port 6
Pin
Altern. Function
CSSEL = 10
Altern. Function
CSSEL = 01
Altern. Function
CSSEL = 00
Altern. Function
CSSEL = 11
P6.0
P6.1
P6.2
P6.3
P6.4
Gen. purpose I/O
Gen. purpose I/O
Gen. purpose I/O
Gen. purpose I/O
Gen. purpose I/O
Chip select CS0
Chip select CS1
Gen. purpose I/O
Gen. purpose I/O
Gen. purpose I/O
Chip select CS0
Chip select CS1
Chip select CS2
Gen. purpose I/O
Gen. purpose I/O
Chip select CS0
Chip select CS1
Chip select CS2
Chip select CS3
Chip select CS4
P6.5
P6.6
P6.7
HOLD: External hold request input
HLDA: Hold acknowledge output
BREQ: Bus request output
Figure 44 Port 6 alternate functions
Figure 45 Port 6 I/O and alternate function
-
-
-
-
-
-
-
-
P6.7
P6.6
P6.5
P6.4
P6.3
P6.2
P6.1
P6.0
Port 6
-
-
-
-
-
-
-
-
BREQ
HLDA
HOLD
CS4
CS3
CS2
CS1
CS0
Alternate Function
a)
General Purpose
Input/Output