ST10R272L - GENERAL PURPOSE TIMER UNITS
209/320
in register TxIC will be set. This will cause an interrupt to the respective timer interrupt vector
(T2INT, T3INT or T4INT) or trigger a PEC service, if the respective interrupt enable bit (T2IE,
T3IE or T4IE in register TxIC) is set. There is an interrupt control register for each of the
three timers.
T2IC (FF60h / B0h)
SFR
Reset Value: - - 00h
T3IC (FF62h / B1h)
SFR
Reset Value: - - 00h
T4IC (FF64h / B2h)
SFR
Reset Value: - - 00h
Note
Please refer to the general Interrupt Control Register description for an explanation
of the control fields.
5
4
3
2
1
0
11
10
9
8
7
6
15
14
13
12
rw
rw
-
-
-
-
rw
rw
-
-
-
-
T2IE
T2IR
GLVL
ILVL
5
4
3
2
1
0
11
10
9
8
7
6
15
14
13
12
rw
rw
-
-
-
-
rw
rw
-
-
-
-
T3IE
T3IR
GLVL
ILVL
5
4
3
2
1
0
11
10
9
8
7
6
15
14
13
12
rw
rw
-
-
-
-
rw
rw
-
-
-
-
T4IE
T4IR
GLVL
ILVL