SYSTEM CONFIGURATION
S3C2500B
4-16
4.9.1 SYSTEM CONFIGURATION REGISTER (SYSCFG)
You can control the system bus arbitration method, PLL operation, system clock output enable/disable function,
external memory address remap function and Little/Big information read function by SYSCFG.
Register
Address
R/W
Description
Reset Value
SYSCFG
0xF0000000
R/W
System configuration register
–
SYSCFG
Bit
Description
Initial State
CPLLREN
[31]
CPLLCON register enable
This bit controls which value is used for the CPU PLL constant from
the two constant values. When this bit is set to “0”, the CPU PLL
constant is from CPU_FREQ[2:0] setting. When this bit is set to “1”,
the CPU PLL constant is from the CPLLCON register.
0
SPLLREN
[30]
SPLLCON register enable
This bit controls which value is used for the BUS PLL constant from
the two constant values. When this bit is set to “0”, the BUS PLL
constant is from BUS_FREQ[2:0] setting. When this bit is set to “1”,
the BUS PLL constant is from the SPLLCON register.
0
UPLLREN
[29]
UPLLCON register enable
This bit controls which value is used for the USB PLL constant from
the two constant values. When this bit is set to “0”, the BUS PLL
constant is always set to generates the clock frequency 4.8 times
the input clock. When this bit is set to “1”, the USB PLL constant is
from the UPLLCON register.
0
PPLLREN
[28]
PPLLCON register enable
This bit controls which value is used for the PHY PLL constant from
the two constant values. When this bit is set to “0”, the PHY PLL
constant is from PHY_FREQ setting. When this bit is set to “1”, the
PHY PLL constant is from the PPLLCON register.
0
CPLLFD
[27]
CPLL filter disable
This bit determines whether the CPU PLL output is filtered or not
during the configuration. When this bit is set to “0”, the CPU PLL
output is filtered to be provided to the system during the
configuration. In this case, the glitch output from PLL can be
masked. When this bit is set to “1”, the CPU PLL output is not
filtered to be provided to the system.
0
SPLLFD
[26]
SPLL filter disable
This bit determines whether the BUS PLL output is filtered or not
during the configuration. When this bit is set to “0”, the BUS PLL
output is filtered to be provided to the system during the
configuration. In this case, the glitch output from PLL can be
masked. When this bit is set to “1”, the BUS PLL output is not
filtered to be provided to the system.
0
Содержание S3C2500B
Страница 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Страница 17: ......
Страница 25: ......
Страница 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Страница 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Страница 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Страница 593: ...I O PORTS S3C2500B 15 12 NOTES ...