S3C2500B
SYSTEM CONFIGURATION
4-23
4.9.8 SYSTEM BUS PLL CONTROL REGISTER (SPLLCON)
If you want to use this register, you should set SPLLREN in SYSCFG[30] to “1”. This register doesn’t work with
SPLLREN set to “0”.
Register
Address
R/W
Description
Reset Value
SPLLCON
0xF0000020
R/W
System BUS PLL control register
0x0001037D
SPLLCON
Bit
Description
Initial State
Reserved
[31:12]
0x0
S
[17:16]
Scaler
0x1
Reserved
[15:14]
0x0
P
[13:8]
Pre divider
0x3
M
[7:0]
Main divider
0x7D
Output clock frequency is determined by following formula.
Fout = Fin
×
(M+8) / ((P+2)
×
(2^S))
If Fin = 10MHz, P = 3, M = 125 (0x7D), and S = 1, Fout is 133 MHz.
FCLK signal of ARM940T core is connected to Fout, 133MHz clock. But, BCLK signal of ARM940T and system
bus clock is connect to Fout / 2, 66 MHz clock.
Содержание S3C2500B
Страница 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Страница 17: ......
Страница 25: ......
Страница 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Страница 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Страница 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Страница 593: ...I O PORTS S3C2500B 15 12 NOTES ...