ETHERNET CONTROLLER
S3C2500B
7-22
7.4.1.10 BDMA/MAC Receive Interrupt Status Register
Table 7-22. BMRXSTAT Register
Registers
Address
R/W
Description
Reset Value
BMRXSTATA
0xF00A0024
R/W
BDMA/MAC Rx Interrupt Status register
0x00000000
BMRXSTATB
0xF00C0024
R/W
BDMA/MAC Rx Interrupt Status register
0x00000000
Table 7-23. BDMA/MAC Receive Interrupt Status Register Description
Bit Number
Bit Name
Description
[0]
Missed roll (MissRoll)
This bit is set when the missed error counter rolls over.
Whenever this bit is set, the MISSCNT register should be read
to clear this bit. Writing by ARM doesn’t affect the Rx interrupt.
[1]
Alignment error (AlignErr)
This bit is set if the frame length in bits is not a multiple of
eight and the CRC is invalid. For the MAC Rx control mode of
MIgnoreCRC, this bit is not set.
[2]
CRC error (CRCErr)
This bit is set if the CRC at the end of frame did not match the
computed value, or else the PHY asserted RX_ER during
frame reception.
[3]
Overflow error (Overflow)
This bit is set if the MAC RxFIFO was full when it needed to
store a received byte.
[4]
Long error (LongErr)
This bit is set if the MAC received a frame longer than 1518
bytes. (It is not set if the long enable bit in the receive control
register, MACRXCON, is set.)
[5]
Parity error (RxParErr)
This bit is set if a parity error is detected in the MAC RxFIFO.
[6]
–
Factorial test bit
[15:7]
Reserved
Not applicable.
[16]
BDMA Rx done in every
received frames (BRxDone)
This bit is set each time the BDMA receiver moves one
received data frame to memory. This bit must be cleared for
the next frame interrupt generation.
[17]
BDMA Rx not owner (BRxNO)
This bit is set when BDMA is not the owner and the reception
process is stop.
[18]
BDMA Rx maximum size over
(BRxMSO)
This bit is set when the value of received frame size is larger
than one of the Rx frame maximum size.
[19]
BDMA RxBUFF Full (BRxFull)
This bit is set when the BDMA RxBUFF is in the full-flag state.
[20]
Early notification (BRxEarly)
This bit is set when the BDMA moves the Length/Ether-type
field of the current frame to the external memory.
[21]
One more frame data in BDMA
RxBUFF (BRxFRF), read-only
This bit is set whenever an additional data frame is received in
the BDMA receive buffer.
[26:22]
Number of frames in BRxBUFF
(BRxNFR), read-only
These bits appear number of frames in BRxBUFF.
[31:27]
Reserved
Not applicable
Содержание S3C2500B
Страница 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Страница 17: ......
Страница 25: ......
Страница 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Страница 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Страница 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Страница 593: ...I O PORTS S3C2500B 15 12 NOTES ...