S3C2500B
32-BIT TIMERS
17-9
17.6.5 WATCHDOG TIMER REGISTER (WDT)
To use Watchdog Timer, Watchdog Timer Register (WDT) must be set. If WDT[29] (RST) is ‘1’ when WDT[31]
(EN) was asserted, the timeout counter in watchdog timer is cleared as ‘0’. Following this cycle, WDT[29] (RST)
is automatically de-asserted. Watchdog Timer Timeout Value (WDTVAL) can be set as shown in Table 17-6. If
the user set two or more bits of WDTVAL, the lowest significant bit of those let the watch dog timer time out.
Table 17-5. WDT Register
Register
Address
R/W
Description
Reset Value
WDT
0xF0040008
R/W
Watchdog Timer Register
0x00000000
Watchdog Timer Timeout Value (WDTVAL)
[17:0] Watchdog Timer Timeout Value (WDTVAL)
[29] Watchdog Timer Counter Reset (RST)
When set to '1', Watchdog Timer Counter is reset.
[30] Watchdog Timer Mode (MODE)
0 = Interrupt Mode
1 = Reset Mode
[31] Watchdog Timer Enable (EN)
0 = Disable
1 = Enable
31
M
O
D
E
30 29 28
18 17
0
R
S
T
E
N
Figure 17-7. Watchdog Timer Register (WDT)
Содержание S3C2500B
Страница 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Страница 17: ......
Страница 25: ......
Страница 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Страница 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Страница 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Страница 593: ...I O PORTS S3C2500B 15 12 NOTES ...