xx
xx
S3C2500B RISC MICROCONTROLLER
List of Figures
(Continued)
Figure
Title
Page
Number
Number
8-1
HDLC Module Block Diagram ................................................................................ 8-3
8-2
Baud Rate Generator Block Diagram..................................................................... 8-7
8-3
DPLL Block Diagram ............................................................................................. 8-9
8-4
Clock Usage Method Diagram ............................................................................... 8-9
8-5
Data Encoding Methods and Timing Diagrams ...................................................... 8-12
8-6
HDLC Data Setup and Timing Diagrams................................................................ 8-13
8-7
nCTS Already Asserted ......................................................................................... 8-17
8-8
CTS Lost During Transmission .............................................................................. 8-17
8-9
CTS Delayed on .................................................................................................... 8-18
8-10
Transmit Buffer Descriptor..................................................................................... 8-21
8-11
Receive Buffer Descriptor...................................................................................... 8-22
8-12
Data Structure of the Receive Data Buffer............................................................. 8-23
8-13
HMODE Register................................................................................................... 8-29
8-14
HDLC Control Register .......................................................................................... 8-34
8-15
HDLC Status Register............................................................................................ 8-40
8-16
HDLC Interrupt Enable Register............................................................................. 8-43
8-17
HDLC Tx FIFO Function Diagram.......................................................................... 8-44
8-18
HDLC Rx FIFO Function Diagram ......................................................................... 8-45
8-19
HDLC BRG Time Constant Register ...................................................................... 8-46
8-20
HDLC Preamble Constant Register........................................................................ 8-47
8-21
Address Recognition.............................................................................................. 8-48
8-22
HDLC Station Address and HMASK Register......................................................... 8-49
8-23
DMA Tx Buffer Descriptor Pointer.......................................................................... 8-49
8-24
DMA Rx Buffer Descriptor Pointer ......................................................................... 8-50
8-25
Maximum Frame Length Register.......................................................................... 8-50
8-26
DMA Receive Buffer Size Register ........................................................................ 8-51
8-27
HDLC Synchronization Register............................................................................. 8-51
8-28
Data Sampling Method .......................................................................................... 8-52
9-1
IOM2 Channel Structure in Terminal...................................................................... 9-2
9-2
Monitor Channel Handshake Protocol.................................................................... 9-4
9-3
Abortion of Monitor Channel Transmission ............................................................ 9-5
9-4
Structure of Last Byte of Channel 2 on DU ............................................................ 9-7
9-5
Structure of Last Byte of Channel 2 on DD ............................................................ 9-8
9-6
TSA Block Diagram ............................................................................................... 9-9
9-7
IOM2 Control Register ........................................................................................... 9-13
9-8
IOM2 Status Register ............................................................................................ 9-15
9-9
IOM2 Interrupt Enable Register ............................................................................. 9-17
9-10
IOM2 TIC Bus Address Register ............................................................................ 9-18
9-11
IOM2 IC Channel Transmit Data Register.............................................................. 9-19
9-12
IOM2 IC Channel Receive Data Register............................................................... 9-19
Содержание S3C2500B
Страница 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Страница 17: ......
Страница 25: ......
Страница 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Страница 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Страница 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Страница 593: ...I O PORTS S3C2500B 15 12 NOTES ...