IOM2 CONTROLLER
S3C2500B
9-20
9.5.6 IOM2 C/I0 CHANNEL TRANSMIT DATA REGISTER
Table 9-9. IOM2CITD0 (IOM2 C/I0 Channel Transmit Data Register)
Register
Address
R/W
Description
Reset Value
IOM2CITD0
0xF0130018
R/W
C/I0 Channel Transmit Data
0x0000000F
Bit Number
Bit Name
Description
[3:0]
CITD0
This field includes the data to be transmitted on the C/I0 channel.
The data is continuously transmitted until a new code is loaded.
[31:4]
Reserved.
31
15
16
[3:0] C/I0 Channel Transmit Data
0
18 17
12
13
14
9
10
11
6
7
8
3
4
5
CITD0
19
21 20
22
23
24
25
26
27
28
29
30
Figure 9-13. IOM2 C/I0 Channel Transmit Data Register
Table 9-10. IOM2CIRD0 (IOM2 C/I0 Channel Receive Data Register)
Register
Address
R/W
Description
Reset Value
IOM2CIRD0
0xF013001C
R/W
C/I0 Channel Receive Data
0x00000000
Bit Number
Bit Name
Description
[3:0]
CIRD0
This field includes the data received on the C/I0 channel. This data
is sure to be valid by double last look criterion
(valid during two successive frames).
[31:4]
Reserved.
31
15
16
[3:0] C/I0 Channel Receive Data
0
18 17
12
13
14
9
10
11
6
7
8
3
4
5
CIRD0
19
21 20
22
23
24
25
26
27
28
29
30
Figure 9-14. IOM2 C/I0 Channel Receive Data Register
Содержание S3C2500B
Страница 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Страница 17: ......
Страница 25: ......
Страница 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Страница 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Страница 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Страница 593: ...I O PORTS S3C2500B 15 12 NOTES ...