S3C2500B
USB CONTROLLER
10-43
Table 10-24. USBEP4CSR Register Description (Continued)
Bit Number
Bit Name
MCU
USB
Description
[27]
In mode, Fifo
FLUSH (IFFLUSH)
R/W
C
This bit is valid only when endpoint 4 is set to IN.
The MCU sets this bit if it intends to flush the IN
FIFO. This bit is cleared by the USB when the FIFO
is flushed. The MCU is interrupted when this
happens. If a token is in progress, the USB waits
until the transmission is complete before the FIFO
is flushed. If two packets are loaded into the FIFO,
only the top-most packet (one that was intended to
be sent to the host) is flushed, and the
corresponding IINRDY bit for that packet is cleared.
[28]
In mode,
SenD STALL
(ISDSTALL)
R/W
R
This bit is valid only when endpoint 4 is set to IN.
The MCU writes a 1 to this register to issue a
STALL handshake to the USB.
The MCU clears this bit to end the STALL condition.
[29]
In mode,
SenT STALL
(ISTSTALL)
R/C
S
This bit is valid only when endpoint 4 is set to IN.
The USB sets this bit when a STALL handshake is
issued to an IN token, due to the MCU setting
SEND STALL bit. When the USB issues a STALL
handshake, IINRDY is cleared.
[30]
In mode, CLear
data TOGgle
(ICLTOG)
W
R/C
This bit is valid only when endpoint 4 is set to IN.
When the MCU writes a 1 to this bit, the data toggle
bit is cleared. This is a write-only register.
[31]
Reserved
Содержание S3C2500B
Страница 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Страница 17: ......
Страница 25: ......
Страница 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Страница 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Страница 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Страница 593: ...I O PORTS S3C2500B 15 12 NOTES ...