S3C2500B
I
2
C CONTROLLER
6-1
6
I
2
C CONTROLLER
6.1 OVERVIEW
The S3C2500B has internal I
2
C (or IIC) controller. It requires only two bus lines, a serial data line (SDA) and a
serial clock lines (SCL). When the I
2
C is free, both lines are high level. It is connected to the same I
2
C. And the
number of IC is limited only by the maximum bus capacitance of 400 pF.
6.2 FEATURES
•
Supports only single master mode.
•
Supports 8-bit, bi-directional, serial data transfers.
•
Supports 7-bit addressing.
Figure 6-1 shows a block diagram of the S3C2500B I
2
C controller
Data
Control
Serial Clock
Line Control
Serial
Clock
Prescaler
Control status register (IICCON)
RESET
BUSY
COND1 COND0
ACK
LRB
IEN
Prescaler register (IICPS)
System clock (f
SYSCLK
)
16
SCL
SDA
BF
Shift buffer register (IICBUF)
Figure 6-1. I
2
C Block Diagram
Содержание S3C2500B
Страница 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Страница 17: ......
Страница 25: ......
Страница 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Страница 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Страница 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Страница 593: ...I O PORTS S3C2500B 15 12 NOTES ...