MEMORY CONTROLLER
S3C2500B
5-26
[2-0] Muxed bus address cycle for bank 0: TMA0
001 = 1 cycle
010 = 2 cycles
011 = 3 cycles
100 = 4 cycles
101 = 5 cycles
110 = 6 cycles
111 = 7 cycles
000 = 8 cycles
[5-3] Muxed bus address cycle for bank 1: TMA1
001 = 1 cycle
010 = 2 cycles
011 = 3 cycles
100 = 4 cycles
101 = 5 cycles
110 = 6 cycles
111 = 7 cycles
000 = 8 cycles
[8-6] Muxed bus address cycle for bank 2: TMA2
001 = 1 cycle
010 = 2 cycles
011 = 3 cycles
100 = 4 cycles
101 = 5 cycles
110 = 6 cycles
111 = 7 cycles
000 = 8 cycles
[11-9] Muxed bus address cycle for bank 3: TMA3
001 = 1 cycle
010 = 2 cycles
011 = 3 cycles
100 = 4 cycles
101 = 5 cycles
110 = 6 cycles
111 = 7 cycles
000 = 8 cycles
[14-12] Muxed bus address cycle for bank 4: TMA4
001 = 1 cycle
010 = 2 cycles
011 = 3 cycles
100 = 4 cycles
101 = 5 cycles
110 = 6 cycles
111 = 7 cycles
000 = 8 cycles
[17-15] Muxed bus address cycle for bank 5: TMA5
001 = 1 cycle
010 = 2 cycles
011 = 3 cycles
100 = 4 cycles
101 = 5 cycles
110 = 6 cycles
111 = 7 cycles
000 = 8 cycles
[20-18] Muxed bus address cycle for bank 6: TMA6
001 = 1 cycle
010 = 2 cycles
011 = 3 cycles
100 = 4 cycles
101 = 5 cycles
110 = 6 cycles
111 = 7 cycles
000 = 8 cycles
[23-21] Muxed bus address cycle for bank 7: TMA7
001 = 1 cycle
010 = 2 cycles
011 = 3 cycles
100 = 4 cycles
101 = 5 cycles
110 = 6 cycles
111 = 7 cycles
000 = 8 cycles
[24] Address / Data muxed bus enable for bank 0: MBE0
0 = disable
1 = enable
[25] Address / Data muxed bus enable for bank 1: MBE1
0 = disable
1 = enable
[26] Address / Data muxed bus enable for bank 2: MBE2
0 = disable
1 = enable
[27] Address / Data muxed bus enable for bank 3: MBE3
0 = disable
1 = enable
[28] Address / Data muxed bus enable for bank 4: MBE4
0 = disable
1 = enable
[29] Address / Data muxed bus enable for bank 5: MBE5
0 = disable
1 = enable
[30] Address / Data muxed bus enable for bank 6: MBE6
0 = disable
1 = enable
[31] Address / Data muxed bus enable for bank 7: MBE7
0 = disable
1 = enable
31
27
15
28
11
12
21 20
8
3
0
30 29
23
24
26 25
17
18
14
9
6
5
2
M
B
E
7
M
B
E
6
M
B
E
5
M
B
E
4
M
B
E
3
M
B
E
2
M
B
E
1
M
B
E
0
T
M
A
7
T
M
A
6
T
M
A
5
T
M
A
4
T
M
A
3
T
M
A
2
T
M
A
1
T
M
A
0
Figure 5-12. Muxed Bus Control (MUXBCON) Register Configuration
Содержание S3C2500B
Страница 2: ...S3C2500B 32 BIT RISC MICROPROCESSOR USER S MANUAL Revision 1 ...
Страница 17: ......
Страница 25: ......
Страница 80: ...PRODUCT OVERVIEW S3C2500B 1 46 NOTES ...
Страница 296: ...MEMORY CONTROLLER S3C2500B 5 60 NOTES ...
Страница 531: ...GDMA CONTROLLER S3C2500B 12 24 NOTES ...
Страница 593: ...I O PORTS S3C2500B 15 12 NOTES ...