RZ/G1M
5. Pin Function Controller (PFC)
R01UH0626EJ0100 Rev.1.00
5-48
Sep 30,2016
Bit Name
Function 1
(Set Value = H'0)
Function 1
*
(Set Value = H'0)
Function 2
(Set Value = H'1)
Function 3
(Set Value = H'2)
Function 4
(Set Value = H'3)
Function 5
(Set Value =
H'4)
sel_scifa1
[1:0]
SCIFA1_RXD of the A25 pin
SCIFA1_SCK of the
DU1_DG2 pin
SCIFA1_TXD of the A24 pin
— SCIFA1_RXD_B
of
the
DU1_DG1 pin
SCIFA1_SCK_B of the A16
pin
SCIFA1_TXD_B of the
DU1_DG0 pin
SCIFA1_RXD_C of the A18 pin
SCIFA1_TXD_C of the A19 pin
— —
sel_ssi9
SSI_SCK9 of the SSI_SCK9
pin
SSI_SDATA9 of the
SSI_SDATA9 pin
SSI_WS9 of the SSI_WS9
pin
—
SSI_SCK9_B of the
DU1_DG6 pin
SSI_SDATA9_B of the
DU1_DB2 pin
SSI_WS9_B of the
DU1_DG7 pin
— —
—
sel_scfa
SCIFA0_RXD of the A23 pin
SCIFA0_TXD of the A22 pin
— SCIFA0_RXD_B
of
the
DU1_DR1 pin
SCIFA0_TXD_B of the
DU1_DR0 pin
— —
—
sel_qsp
IO2 of the A23 pin
IO3 of the A24 pin
MISO_IO1 of the A22 pin
MOSI_IO0 of the A21 pin
SPCLK of the A20 pin
SSL of the A25 pin
—
IO2_B of the SD0_DATA1
pin
IO3_B of the SD0_DATA2
pin
MISO_IO1_B of the
SD0_DATA0 pin
MOSI_IO0_B of the
SD0_CMD pin
SPCLK_B of the SD0_CLK
pin
SSL_B of the SD0_DATA3
pin
— —
—
sel_ssi7 SSI_SCK78
of
the
SSI_SCK78 pin
SSI_SDATA7 of the
SSI_SDATA7 pin
SSI_WS78 of the SSI_WS78
pin
— SSI_SCK78_B
of
the
DU1_DG2 pin
SSI_SDATA7_B of the
DU1_DG4 pin
SSI_WS78_B of the
DU1_DG3 pin
— —
—
sel_hscif1
[2:0]
HCTS1# of the HCTS1# pin
HRTS1# of the HRTS1# pin
HRX1 of the HRX1 pin
HSCK1 of the HSCK1 pin
HTX1 of the HTX1 pin
—
HRX1_B of the EX_CS5# pin
HTX1_B of the BS# pin
HCTS1#_C of the IRQ7 pin
HRTS1#_C of the IRQ8 pin
HRX1_C of the IRQ4 pin
HSCK1_C of the IRQ6 pin
HTX1_C of the IRQ5 pin
HRX1_D of the VI0_R7 pin
HTX1_D of the VI0_G5 pin
HCTS1#_E of
the SSI_WS2
pin
HRTS1#_E of
the
SSI_SDATA2
pin
HRX1_E of the
IRQ4 pin
HSCK1_E of the
SSI_SCK2 pin
HTX1_E of the
IRQ5 pin
sel_vi1[1:0] VI1_CLKENB
of
the
VI1_CLKENB pin
VI1_CLK of the VI1_CLK pin
VI1_DATA0 of the
VI1_DATA0 pin
VI1_DATA1 of the
VI1_DATA1 pin
VI1_DATA2 of the
VI1_DATA2 pin
VI1_DATA3 of the
VI1_DATA3 pin
VI1_DATA4 of the
VI1_DATA4 pin
VI1_DATA5 of the
VI1_DATA5 pin
VI1_DATA6 of the
VI1_DATA6 pin
VI1_DATA7 of the
VI1_DATA7 pin
VI1_FIELD of the VI1_FIELD
pin
VI1_HSYNC# of the
VI1_HSYNC# pin
VI1_VSYNC# of the
VI1_VSYNC# pin
—
VI1_CLK_B of the DU1_DB0
pin
VI1_CLKENB_B of the
DU1_DB3 pin
VI1_DATA0_B of the
DU1_DR0 pin
VI1_DATA1_B of the
DU1_DR1 pin
VI1_DATA2_B of the
DU1_DG0 pin
VI1_DATA3_B of the
DU1_DG1 pin
VI1_DATA4_B of the
DU1_DG2 pin
VI1_DATA5_B of the
DU1_DG3 pin
VI1_DATA6_B of the
DU1_DG4 pin
VI1_DATA7_B of the
DU1_DG5 pin
VI1_FIELD_B of the
DU1_DB4 pin
VI1_HSYNC#_B of the
DU1_DB1 pin
VI1_VSYNC#_B of the
DU1_DB2 pin
VI1_CLK_C of the
MSIOF0_SCK pin
VI1_CLKENB_C of the
MSIOF0_SYNC pin
VI1_DATA0_C of the
MSIOF0_RXD pin
VI1_DATA1_C of the HCTS0#
pin
VI1_DATA2_C of the HRTS0#
pin
VI1_DATA3_C of the HSCK0
pin
VI1_DATA4_C of the HRX0 pin
VI1_DATA5_C of the HTX0 pin
VI1_DATA6_C of the HRX1 pin
VI1_DATA7_C of the HTX1 pin
VI1_FIELD_C of the
MSIOF0_TXD pin
VI1_HSYNC#_C of the
MSIOF0_SS1 pin
VI1_VSYNC#_C of the
MSIOF0_SS2 pin
— —
sel_tmu1
TCLK1 of the HCTS0# pin
—
TCLK1_B of the ETH_TX_EN
pin
— —
—