RZ/G1M
5. Pin Function Controller (PFC)
R01UH0626EJ0100 Rev.1.00
5-40
Sep 30,2016
Table 5.2 shows the correspondence between the function signals and the bit settings in the GPIO/peripheral function
select registers and peripheral function selecting registers.
Table 5.2
Correspondence between Function Signals and Register Bit Settings
GPIO
(GP-Set-
Value-=-
0)
Peripheral-Module-(GP-Set-Value-=-1)
GPIO/
Peripheral
-Function-
Selecting-
Bit
Peripheral-
Function-
Selecting-
Bit
Function-Selected-by-IP-Bits
Function-1
(IP-Set-
Value-=-0)
Function-2
(IP-Set-
Value-=-1)
Function-3
(IP-Set-
Value-=-2)
Function-4
(IP-Set-
Value-=-3)
Function-5
(IP-Set-
Value-=-4)
Function-6
(IP-Set-
Value-=-5)
Function-7
(IP-Set-
Value-=-6)
Function-8
(IP-Set-
Value-=-7)
GP-0-0 D0
—
—
—
—
—
—
—
GP0[0] IP0[0]
GP-0-1 D1
—
—
—
—
—
—
—
GP0[1] IP0[1]
GP-0-2 D2
—
—
—
—
—
—
—
GP0[2] IP0[2]
GP-0-3 D3
—
—
—
—
—
—
—
GP0[3] IP0[3]
GP-0-4 D4
—
—
—
—
—
—
—
GP0[4] IP0[4]
GP-0-5 D5
—
—
—
—
—
—
—
GP0[5] IP0[5]
GP-0-6 D6
—
—
—
—
—
—
—
GP0[6] IP0[6]
GP-0-7 D7
—
—
—
—
—
—
—
GP0[7] IP0[7]
GP-0-8 D8
—
—
—
—
—
—
—
GP0[8] IP0[8]
GP-0-9 D9
—
—
—
—
—
—
—
GP0[9] IP0[9]
GP-0-10 D10
—
—
—
—
—
—
—
GP0[10] IP0[10]
GP-0-11 D11
—
—
—
—
—
—
—
GP0[11] IP0[11]
GP-0-12 D12
—
—
—
—
—
—
—
GP0[12] IP0[12]
GP-0-13 D13
—
—
—
—
—
—
—
GP0[13] IP0[13]
GP-0-14 D14
—
—
—
—
—
—
—
GP0[14] IP0[14]
GP-0-15 D15
—
—
—
—
—
—
—
GP0[15] IP0[15]
GP-0-16 A0
ATAWR0#_C
MSIOF0_SCK_B I2C0_SCL_C
PWM2_B
—
—
—
GP0[16] IP0[18:16]
GP-0-17 A1
MSIOF0_SYNC_
B
— — — — —
—
GP0[17]
IP0[20:19]
GP-0-18 A2
MSIOF0_SS1_B
—
—
—
—
—
—
GP0[18] IP0[22:21]
GP-0-19 A3
MSIOF0_SS2_B
—
—
—
—
—
—
GP0[19] IP0[24:23]
GP-0-20 A4
MSIOF0_TXD_B
—
—
—
—
—
—
GP0[20] IP0[26:25]
GP-0-21 A5
MSIOF0_RXD_B
—
—
—
—
—
—
GP0[21] IP0[28:27]
GP-0-22 A6
MSIOF1_SCK
—
—
—
—
—
—
GP0[22] IP0[30:29]
GP-0-23 A7
MSIOF1_SYNC —
—
—
—
—
—
GP0[23] IP1[1:0]
GP-0-24 A8
MSIOF1_SS1
I2C0_SCL
—
—
—
—
—
GP0[24] IP1[3:2]
GP-0-25 A9
MSIOF1_SS2
I2C0_SDA
—
—
—
—
—
GP0[25] IP1[5:4]
GP-0-26 A10
MSIOF1_TXD
—
MSIOF1_TXD_D
—
—
—
—
GP0[26] IP1[7:6]
GP-0-27 A11
MSIOF1_RXD
I2C3_SCL_D
MSIOF1_RXD_D
—
—
—
—
GP0[27] IP1[10:8]
GP-0-28 A12
—
I2C3_SDA_D
MSIOF1_SCK_D
—
—
—
—
GP0[28] IP1[13:11]
GP-0-29 A13
ATAG0#_C
—
MSIOF1_SS1_D
—
—
—
—
GP0[29] IP1[16:14]
GP-0-30 A14
ATADIR0#_C
—
—
MSIOF1_SYNC
_D
— —
—
GP0[30]
IP1[19:17]
GP-0-31 A15
—
—
—
—
—
—
—
GP0[31] IP1[22:20]
GP-1-0 A16
DREQ2_B
—
—
SCIFA1_SCK_B —
—
—
GP1[0] IP1[25:23]
GP-1-1 A17
DACK2_B
—
I2C0_SDA_C
—
—
—
—
GP1[1] IP1[28:26]
GP-1-2 A18
DREQ1
SCIFA1_RXD_C —
SCIFB1_RXD_
C
— —
—
GP1[2]
IP1[31:29]
GP-1-3 A19
DACK1
SCIFA1_TXD_C
—
SCIFB1_TXD_C —
SCIFB1_SCK_
B
— GP1[3]
IP2[2:0]
GP-1-4 A20
SPCLK
—
—
—
—
—
—
GP1[4] IP2[4:3]