RZ/G1M
5. Pin Function Controller (PFC)
R01UH0626EJ0100 Rev.1.00
5-49
Sep 30,2016
Bit Name
Function 1
(Set Value = H'0)
Function 1
*
(Set Value = H'0)
Function 2
(Set Value = H'1)
Function 3
(Set Value = H'2)
Function 4
(Set Value = H'3)
Function 5
(Set Value =
H'4)
sel_lbs[1:0] ATADIR0# of the EX_CS3#
pin
ATAG0# of the EX_CS3# pin
ATARD0# of the EX_CS4#
pin
ATAWR0# of the EX_CS2#
pin
DACK2 of the A25 pin
DREQ1 of the A18 pin
DREQ2 of the A24 pin
—
ATADIR0#_B of the
CS1#/A26 pin
ATAG0#_B of the CS0# pin
ATARD0#_B of the WE1# pin
ATAWR0#_B of the A21 pin
DACK2_B of the A17 pin
DREQ1_D of the RD_WR#
pin
DREQ2_B of the A16 pin
ATADIR0#_C of the A14 pin
ATAG0#_C of the A13 pin
ATAWR0#_C of the A0 pin
DREQ1_C of the A25 pin
DREQ2_C of the SPEEDIN pin
DREQ1_D of the RD_WR#
pin
DREQ2 of the A24 pin
—
sel_tsif0
[1:0]
TS_SCK0 of the SSI_WS5
pin
TS_SDATA0 of the
SSI_SCK5 pin
TS_SDEN0 of the
SSI_SDATA5 pin
TS_SPSYNC0 of the
SSI_SCK6 pin
— TS_SCK0_B
of
the
VI1_VSYNC# pin
TS_SDATA0_B of the
VI1_HSYNC# pin
TS_SDEN0_B of the
VI1_CLKENB pin
TS_SPSYNC0_B of the
VI1_FIELD pin
TS_SCK0_C of the VI0_R1 pin
TS_SDATA0_C of the VI0_R0
pin
TS_SDEN0_C of the VI0_R2
pin
TS_SPSYNC0_C of the VI0_R3
pin
TS_SCK0_D of the
VI0_FIELD pin
TS_SDATA0_D of the
VI0_CLKENB pin
TS_SDEN0_D of the
VI0_HSYNC# pin
TS_SPSYNC0_D of the
VI0_VSYNC# pin
—
sel_sof0
[1:0]
MSIOF0_RXD of the
MSIOF0_RXD pin
MSIOF0_SCK of the
MSIOF0_SCK pin
MSIOF0_SS1 of the
MSIOF0_SS1 pin
MSIOF0_SS2 of the
MSIOF0_SS2 pin
MSIOF0_SYNC of the
MSIOF0_SYNC pin
MSIOF0_TXD of the
MSIOF0_TXD pin
—
MSIOF0_RXD_B of the A5
pin
MSIOF0_SCK_B of the A0
pin
MSIOF0_SS1_B of the A2
pin
MSIOF0_SS2_B of the A3
pin
MSIOF0_SYNC_B of the A1
pin
MSIOF0_TXD_B of the A4
pin
MSIOF0_RXD_C of the
STP_ISSYNC_0 pin
MSIOF0_SCK_C of the
STP_ISCLK_0 pin
MSIOF0_SS1_C of the
STP_ISD_0 pin
MSIOF0_SS2_C of the
STP_ISEN_0 pin
MSIOF0_SYNC_C of the
STP_IVCXO27_0 pin
MSIOF0_TXD_C of the
STP_OPWM_0 pin
— —
Legend:
Setting
prohibited
Note:
*
Using SCIFB1_SCK_B is regardless of value of the bit sel_scifb1[2:0].