RZ/G1M
1. Overview
R01UH0626EJ0100 Rev.1.00
1-21
Sep 30,2016
Item Description
Clock-synchronized
serial interface with
FIFO (MSIOF)
Three channels
Max. speed: 26 Mbps
Internal 64-byte transmit FIFOs/internal 256-byte receive FIFOs
Supports master and slave modes
Internal prescaler
Supports serial formats: IIS, SPI (master and slave modes)
Interrupt request, DMAC request
QSPI
Single/Dual/Quad-SPI: serial slave transfer enabled
Supports master mode
SPICLK clock rate: 1 to 4080 in master mode; Max. 78 MHz
High-speed serial
communication
interface with FIFO
(HSCIF)
Three channels
Asynchronous serial communication mode
Capable of full-duplex communication
On-chip baud rate generator, enabling any bit rate to be selected
Eight interrupt sources
DMA data transfer
Modem control functions (HRTS and HCTS) are stored.
The amount of data in the transmit/receive FIFO registers and the number of receive errors in
receive data in the receive FIFO register are available.
A receive data ready (DR) or a timeout error (TO) can be detected during reception.
PWM timer (PWM)
Seven channels
High-level width (10 bits) of PWM output can be set.
High-level periods (10 bits) of PWM can be set.
Periods in the range from two to 2
24
× 1024 cycles of the P
ϕ
clock can be set.
Continuous pulse or single pulse output selectable
TSIF
Single channel
Serial data input
Support for TS data transfer by DMA auto request
Acquisition of TS packets
Filters 67 kinds of PIDs (Packet ID) in total (The PID values of PAT and CAT packets are
fixed. For PCR, video, and audio packets, the PID values are predefined).
Boot Function (BOOT)
System startup with selectable boot mode at power-on reset
Program downloaded to internal memory (LRAM)
Autorun function for the downloaded program