RZ/G1M
5. Pin Function Controller (PFC)
R01UH0626EJ0100 Rev.1.00
5-2
Sep 30,2016
5.2 Register
Configuration
All the registers in the PFC are mapped into the APB bus space. Table 5.1 shows the configuration of the registers
provided in the PFC. For details on the registers of the PFC, see section 5.3, Register Description.
Table 5.1
Configuration of Registers in PFC
Name Abbr.
R/W
Initial
Value
Address
Access
Size Condition
LSI multiplexed pin setting
mask register
PMMR
R/W
H'0000 0000
H'E606 0000
32
—
GPIO/peripheral function
select register 0
GPSR0 R/W
H'FFFF
FFFF
(when md[3:1] =
000),
H'0000 0000
(when md[3:1]
000)
H'E606 0004
32
—
GPIO/peripheral function
select register 1
GPSR1 R/W
H'00EC
0FFF
(when md[3:1] =
000),
H'0000 0000
(when md[3:1]
000), or
H’00EC 0FFF (in
power-on reset)
H'E606 0008
32
—
GPIO/peripheral function
select register 2
GPSR2
R/W
H'0000 0000
H'E606 000C
32
—
GPIO/peripheral function
select register 3
GPSR3
R/W
H'0000 0000
H'E606 0010
32
—
GPIO/peripheral function
select register 4
GPSR4
R/W
H'0000 0000
H'E606 0014
32
—
GPIO/peripheral function
select register 5
GPSR5
R/W
H'0000 0000
H'E606 0018
32
—
GPIO/peripheral function
select register 6
GPSR6
R/W
H'4000 0000
H'E606 001C
32
—
GPIO/peripheral function
select register 7
GPSR7
R/W
H'0380 0000
H'E606 0074
32
—
Peripheral function select
register 0
IPSR0
R/W
H'0000 0000
H'E606 0020
32
—
Peripheral function select
register 1
IPSR1
R/W
H'0000 0000
H'E606 0024
32
—
Peripheral function select
register 2
IPSR2
R/W
H'0000 0000
H'E606 0028
32
—
Peripheral function select
register 3
IPSR3
R/W
H'0000 0000
H'E606 002C
32
—
Peripheral function select
register 4
IPSR4
R/W
H'0000 0000
H'E606 0030
32
—
Peripheral function select
register 5
IPSR5
R/W
H'0000 0000
H'E606 0034
32
—
Peripheral function select
register 6
IPSR6
R/W
H'0000 0000
H'E606 0038
32
—
Peripheral function select
register 7
IPSR7
R/W
H'0000 0000
H'E606 003C
32
—