
Section 22 Pin Function Controller (PFC)
Rev. 4.00 Sep. 14, 2005 Page 828 of 982
REJ09B0023-0400
Bit Bit
Name
Initial
Value R/W
Description
7
6
PC3MD2
PC3MD1
0
0
R/W
R/W
5
4
PC2MD2
PC2MD1
0
0
R/W
R/W
3
2
PC1MD2
PC1MD1
0
0
R/W
R/W
1
0
PC0MD2
PC0MD1
0
0
R/W
R/W
PCn Mode 2 and 1
The combination of bits PCnMD2 and PCnMD1 (n = 0
to 15) controls the pin functions.
00: Port input
01: Port output
10: Reserved (When set, correct operation cannot be
guaranteed.)
11: Other functions (see table22.1.)
22.1.4
Port D Control Register (PDCR)
PDCR is a 32-bit readable/writable register that selects the pin functions. PDCR is initialized to
H
'
00000000 (MD3 = 0, 16-bit bus width) or H
'
FFFFFFFF (MD3 = 1, 32-bit bus width) by a
power-on reset, and it is not initialized by a manual reset, in standby mode, or in sleep mode.
Bit Bit
Name
Initial
Value R/W
Description
31
30
PD15MD2
PD15MD1
0/1
0/1
R/W
R/W
29
28
PD14MD2
PD14MD1
0/1
0/1
R/W
R/W
27
26
PD13MD2
PD13MD1
0/1
0/1
R/W
R/W
25
24
PD12MD2
PD12MD1
0/1
0/1
R/W
R/W
23
22
PD11MD2
PD11MD1
0/1
0/1
R/W
R/W
21
20
PD10MD2
PD10MD1
0/1
0/1
R/W
R/W
19
18
PD9MD2
PD9MD1
0/1
0/1
R/W
R/W
PDn Mode 2 and 1
The combination of bits PDnMD2 and PDnMD1 (n = 0
to 15) controls the pin functions.
00: Port input
01: Port output
10: Reserved (When set, correct operation cannot be
guaranteed.)
11: Other functions (see table22.1.)
Содержание HD6417641
Страница 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Страница 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Страница 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Страница 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Страница 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Страница 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Страница 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Страница 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Страница 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Страница 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Страница 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Страница 500: ...Section 13 Direct Memory Access Controller DMAC Rev 4 00 Sep 14 2005 Page 450 of 982 REJ09B0023 0400...
Страница 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Страница 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Страница 734: ...Section 18 Multi Function Timer Pulse Unit MTU Rev 4 00 Sep 14 2005 Page 684 of 982 REJ09B0023 0400...
Страница 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Страница 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Страница 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Страница 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Страница 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Страница 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Страница 1035: ......
Страница 1036: ...SH7641 Hardware Manual...