
Rev. 4.00 Sep. 14, 2005 Page xlviii of l
Table 18.27
Output Level Select Function ........................................................................... 558
Table 18.28
Output level Select Function............................................................................. 560
Table 18.29
Register Combinations in Buffer Operation ..................................................... 571
Table 18.30
Cascaded Combinations.................................................................................... 574
Table 18.31
PWM Output Registers and Output Pins .......................................................... 577
Table 18.32
Phase Counting Mode Clock Input Pins ........................................................... 581
Table 18.33
Up/Down-Count Conditions in Phase Counting Mode 1.................................. 583
Table 18.34
Up/Down-Count Conditions in Phase Counting Mode 2.................................. 584
Table 18.35
Up/Down-Count Conditions in Phase Counting Mode 3.................................. 585
Table 18.36
Up/Down-Count Conditions in Phase Counting Mode 4.................................. 586
Table 18.37
Output Pins for Reset-Synchronized PWM Mode ............................................ 588
Table 18.38
Register Settings for Reset-Synchronized PWM Mode.................................... 588
Table 18.39
Output Pins for Complementary PWM Mode .................................................. 591
Table 18.40
Register Settings for Complementary PWM Mode .......................................... 592
Table 18.41
Registers and Counters Requiring Initialization ............................................... 598
Table 18.42
MTU Interrupts................................................................................................. 617
Table 18.43
Mode Transition Combinations ........................................................................ 642
Table 18.44
Pin Configuration.............................................................................................. 675
Table 18.45
Pin Combinations.............................................................................................. 675
Section 19 Serial Communication Interface with FIFO (SCIF)
Table 19.1
SCIF Pins.............................................................................................................. 688
Table 19.2
SCSMR Settings ................................................................................................... 707
Table 19.3
Bit Rates and SCBRR Settings in Asynchronous Mode....................................... 708
Table 19.4
Bit Rates and SCBRR Settings in Synchronous Mode ......................................... 711
Table 19.5
Maximum Bit Rates for Various Frequencies with
Baud Rate Generator (Asynchronous Mode)........................................................ 712
Table 19.6
Maximum Bit Rates with External Clock Input (Asynchronous Mode)............... 713
Table 19.7
Maximum Bit Rates with External Clock Input (Synchronous Mode) ................. 713
Table 19.8
SCSMR Settings and SCIF Communication Formats .......................................... 722
Table 19.9
SCSMR and SCSCR Settings and SCIF Clock Source Selection......................... 722
Table 19.10
Serial Communication Formats (Asynchronous Mode).................................... 724
Table 19.11
SCIF Interrupt Sources ..................................................................................... 743
Section 20 USB Function Module
Table 20.1
Pin Configuration and Functions .......................................................................... 748
Table 20.2
Command Decoding on Application Side ............................................................ 779
Section 21 A/D Converter
Table 21.1
A/D Converter Pins............................................................................................... 799
Table 21.2
Analog Input Channels and A/D Data Registers................................................... 801
Table 21.3
A/D Conversion Time (Single Mode)................................................................... 811
Содержание HD6417641
Страница 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Страница 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Страница 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Страница 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Страница 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Страница 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Страница 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Страница 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Страница 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Страница 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Страница 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Страница 500: ...Section 13 Direct Memory Access Controller DMAC Rev 4 00 Sep 14 2005 Page 450 of 982 REJ09B0023 0400...
Страница 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Страница 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Страница 734: ...Section 18 Multi Function Timer Pulse Unit MTU Rev 4 00 Sep 14 2005 Page 684 of 982 REJ09B0023 0400...
Страница 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Страница 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Страница 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Страница 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Страница 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Страница 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Страница 1035: ......
Страница 1036: ...SH7641 Hardware Manual...