
Appendix
Rev. 4.00 Sep. 14, 2005 Page 971 of 982
REJ09B0023-0400
A.2
When I/O Port is Selected
Table A.2
Pin States in Reset State, Power Down Mode, and Bus-Released States When
I/O Port is Selected
Reset State
Power Down Mode
Pin Name
Power-On
Manual
Software
Standby Sleep
Bus-Released
Reset
PTA[14:0] Z+
I+/O
Z+/K
*
I+/O I+/O
PTB[8:0] Z+
I+/O
Z+/K
*
I+/O I+/O
PTC[15,14,12:0] Z+
I+/O
Z+/K
*
I+/O I+/O
PTC[13] O
I+/O
Z+/K
*
I+/O I+/O
PTD[15:0] Z+
I+/O
Z+/K
*
I+/O I+/O
PTE[15:0] Z+
I+/O
Z+/K
*
I+/O I+/O
PTF[15:0] Z+
I+/O
Z+/K
*
I+/O I+/O
PTG[13:11,8] Z+ I+/O Z+/K
*
I+/O I+/O
PTG[10:9] Z I/O
Z+/K
*
I/O I/O
PTG[7:0] Z I Z I
I
PTH[14:0] Z+
I+/O
Z+/K
*
I+/O I+/O
PTJ[12:0] Z+
I+/O
Z+/K
*
I+/O I+/O
[Legend]
I: Input
I+:
Input with weak keeper
O: Output
Z:
Hi-Z (The pin must not be open since the intermediate level at this pin causes a path though
current in the LSI.)
Z+: Hi-Z with weak keeper
K:
Input becomes Hi-Z, output retains state
Note:
*
Controlled by the HIZ bit in the standby control register.
Содержание HD6417641
Страница 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Страница 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Страница 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Страница 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Страница 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Страница 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Страница 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Страница 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Страница 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Страница 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Страница 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Страница 500: ...Section 13 Direct Memory Access Controller DMAC Rev 4 00 Sep 14 2005 Page 450 of 982 REJ09B0023 0400...
Страница 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Страница 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Страница 734: ...Section 18 Multi Function Timer Pulse Unit MTU Rev 4 00 Sep 14 2005 Page 684 of 982 REJ09B0023 0400...
Страница 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Страница 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Страница 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Страница 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Страница 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Страница 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Страница 1035: ......
Страница 1036: ...SH7641 Hardware Manual...