
Rev. 4.00 Sep. 14, 2005 Page 977 of 982
REJ09B0023-0400
Index
Numerics
16-Bit/32-Bit displacement....................... 47
A
A/D conversion time............................... 810
A/D converter ......................................... 797
A/D Converter Characteristics................ 965
Absolute addresses ................................... 46
Absolute Maximum Ratings ................... 907
Access wait control................................. 329
Acknowledge.......................................... 489
Address array.................................. 180, 190
Address map ........................................... 275
Address multiplexing.............................. 339
Addressing modes..................................... 48
A-field....................................................... 64
ALU fixed-point operations...................... 99
ALU integer operations .......................... 104
ALU logical operations........................... 105
Area division........................................... 273
Arithmetic operation instructions ............. 73
Auto-refreshing....................................... 365
Auto-request mode ................................. 426
B
B-field....................................................... 65
Bit synchronous circuit ........................... 507
Boundary scan ........................................ 471
Branch instructions ................................... 77
Buffer operation...................................... 571
Burst mode.............................................. 438
Burst MPX-I/O interface ........................ 382
Burst ROM interface....................... 376, 386
Burst ROM Read Cycle .......................... 934
Bus arbitration ........................................ 399
Bus Cycle of Byte-Selection SRAM....... 932
Bus state controller
........................................ 146
Bus State Controller................................ 269
Byte-selection SRAM interface .............. 377
C
Cache ...................................................... 179
Cascaded operation ................................. 574
Clock frequency control circuit............... 145
Clock operating modes ........................... 146
Clock pulse generator ............................. 143
Clock synchronous serial format............. 497
Compare match ....................................... 564
Compare match timer.............................. 509
Compare matches.................................... 514
Complementary PWM mode .................. 591
Control registers........................................ 31
Control transfer ....................................... 768
CPU........................................................... 25
CPU address error ................................... 206
CPU core instructions ............................... 44
Crystal oscillator ..................................... 145
CSn
assert period expansion ................... 331
Cycle-steal mode..................................... 436
D
Data alignment........................................ 321
Data array........................................ 181, 190
Data formats.............................................. 42
Data size.................................................... 44
Data transfer instructions .......................... 71
Data transfer operation............................ 118
DC Characteristics .................................. 910
Deep sleep mode ..................................... 163
Delayed branching .................................... 45
Содержание HD6417641
Страница 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Страница 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Страница 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Страница 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Страница 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Страница 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Страница 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Страница 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Страница 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Страница 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Страница 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Страница 500: ...Section 13 Direct Memory Access Controller DMAC Rev 4 00 Sep 14 2005 Page 450 of 982 REJ09B0023 0400...
Страница 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Страница 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Страница 734: ...Section 18 Multi Function Timer Pulse Unit MTU Rev 4 00 Sep 14 2005 Page 684 of 982 REJ09B0023 0400...
Страница 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Страница 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Страница 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Страница 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Страница 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Страница 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Страница 1035: ......
Страница 1036: ...SH7641 Hardware Manual...