
Rev. 4.00 Sep. 14, 2005 Page xxxiii of l
Figure 13.8 Example of DMA Transfer Timing in Single Address Mode.................................. 436
Figure 13.9 DMA Transfer Example in the Cycle-Steal Normal Mode
(Dual
Address,
DREQ
Low Level Detection)......................................................... 437
Figure 13.10 Example of DMA Transfer in Cycle Steal Intermittent Mode
(Dual
Address,
DREQ
Low Level Detection)....................................................... 438
Figure 13.11 DMA Transfer Example in the Burst Mode
(Dual
Address,
DREQ
Low Level Detection)....................................................... 438
Figure 13.12 Bus State when Multiple Channels Are Operating................................................ 440
Figure 13.13 Example of
DREQ
Input Detection in Cycle Steal Mode Edge Detection............ 441
Figure 13.14 Example of
DREQ
Input Detection in Cycle Steal Mode Level Detection........... 441
Figure 13.15 Example of
DREQ
Input Detection in Burst Mode Edge Detection ..................... 441
Figure 13.16 Example of
DREQ
Input Detection in Burst Mode Level Detection .................... 442
Figure 13.17 Example of
DREQ
Input Detection in Burst Mode Level Detection .................... 442
Figure 13.18 BSC Ordinary Memory Access (No Wait, Idle Cycle 1, Longword
Access
to
16-Bit Device) ...................................................................................... 443
Figure 13.19 Example of DREQ Input Detection in Cycle Steal Mode Edge Detection
When DACK is Divided to 4 by Idle Cycles ........................................................ 447
Figure 13.20 Example of DREQ Input Detection in Cycle Steal Mode Edge Detection
When DACK is Divided to 2 by Idle Cycles ........................................................ 447
Figure 13.21 Example of DREQ Input Detection in Cycle Steal Mode Level Detection
When DACK is Divided to 4 by Idle Cycles ........................................................ 448
Figure 13.22 Example of DREQ Input Detection in Cycle Steal Mode Level Detection
When DACK is Divided to 2 by Idle Cycles ........................................................ 449
Section 14 U Memory
Figure 14.1 U Memory Address Mapping.................................................................................. 452
Section 15 User Debugging Interface (H-UDI)
Figure 15.1 Block Diagram of H-UDI........................................................................................ 455
Figure 15.2 TAP Controller State Transitions ............................................................................ 468
Figure 15.3 H-UDI Data Transfer Timing.................................................................................. 470
Figure 15.4 H-UDI Reset............................................................................................................ 470
Section 16 I2C Bus Interface 2 (IIC2)
Figure 16.1 Block Diagram of I
2
C Bus Interface 2..................................................................... 474
Figure 16.2 External Circuit Connections of I/O Pins ................................................................ 475
Figure 16.3 I
2
C Bus Formats ...................................................................................................... 488
Figure 16.4 I
2
C Bus Timing........................................................................................................ 488
Figure 16.5 Master Transmit Mode Operation Timing (1) ......................................................... 490
Figure 16.6 Master Transmit Mode Operation Timing (2) ......................................................... 490
Figure 16.7 Master Receive Mode Operation Timing (1)........................................................... 492
Figure 16.8 Master Receive Mode Operation Timing (2)........................................................... 493
Содержание HD6417641
Страница 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Страница 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Страница 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Страница 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Страница 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Страница 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Страница 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Страница 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Страница 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Страница 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Страница 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Страница 500: ...Section 13 Direct Memory Access Controller DMAC Rev 4 00 Sep 14 2005 Page 450 of 982 REJ09B0023 0400...
Страница 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Страница 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Страница 734: ...Section 18 Multi Function Timer Pulse Unit MTU Rev 4 00 Sep 14 2005 Page 684 of 982 REJ09B0023 0400...
Страница 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Страница 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Страница 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Страница 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Страница 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Страница 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Страница 1035: ......
Страница 1036: ...SH7641 Hardware Manual...