
Rev. 4.00 Sep. 14, 2005 Page 981 of 982
REJ09B0023-0400
USBEPDR0i ....................................... 756
USBEPDR0o ...................................... 756
USBEPDR0s....................................... 757
USBEPSTL......................................... 763
USBEPSZ0o ....................................... 758
USBEPSZ1 ......................................... 759
USBFCLR .......................................... 761
USBIER.............................................. 754
USBIFR .............................................. 750
USBISR .............................................. 753
USBTRG ............................................ 759
USBXVERCR .................................... 764
WTCNT.............................................. 156
WTCSR .............................................. 157
Register Addresses ................................. 866
Register Bits ........................................... 876
Repeat end register ................................... 25
Repeat start register .................................. 25
Reset-synchronized PWM mode ............ 588
Rounding operation ................................ 115
Round-robin mode.................................. 430
S
Saved program counter ............................. 25
Saved status register ................................. 25
Scan mode .............................................. 808
SDRAM interface ................................... 335
Self-refreshing ........................................ 366
Serial communication interface with FIFO
................................................................ 685
Shadow area............................................ 274
Shift instructions....................................... 76
Shift operations....................................... 109
Single address mode ............................... 434
Single data addressing .............................. 53
Single mode ............................................ 805
Slave address .......................................... 489
Sleep mode ..................................... 163, 171
Software standby mode........................... 163
Stall operations ....................................... 780
Standby control circuit............................ 145
Standby mode ......................................... 172
Start condition......................................... 489
Status register............................................ 25
Stop condition ......................................... 489
Synchronous DRAM Timing .................. 935
Synchronous operation.................... 568, 733
System control instructions....................... 78
System registers ........................................ 35
T
T Bit .......................................................... 45
TAP controller ........................................ 468
U
U memory ............................................... 451
Unconditional trap .................................. 208
USB bus power control method .............. 789
USB function module ............................. 747
User break controller............................... 241
User break point trap............................... 208
User debugging interface ........................ 455
V
Vector base register................................... 25
W
Wait between access cycles .................... 387
Watchdog timer....................................... 155
Watchdog timer mode............................. 160
Содержание HD6417641
Страница 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Страница 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Страница 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Страница 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Страница 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Страница 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Страница 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Страница 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Страница 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Страница 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Страница 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Страница 500: ...Section 13 Direct Memory Access Controller DMAC Rev 4 00 Sep 14 2005 Page 450 of 982 REJ09B0023 0400...
Страница 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Страница 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Страница 734: ...Section 18 Multi Function Timer Pulse Unit MTU Rev 4 00 Sep 14 2005 Page 684 of 982 REJ09B0023 0400...
Страница 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Страница 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Страница 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Страница 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Страница 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Страница 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Страница 1035: ......
Страница 1036: ...SH7641 Hardware Manual...