
Rev. 4.00 Sep. 14, 2005 Page xxii of l
18.7.13
Buffer Operation Setting in Complementary PWM Mode ................................... 636
18.7.14
Reset Sync PWM Mode Buffer Operation and Compare Match Flag .................. 637
18.7.15
Overflow Flags in Reset Sync PWM Mode.......................................................... 638
18.7.16
Conflict between Overflow/Underflow and Counter Clearing ............................. 638
18.7.17
Conflict between TCNT Write and Overflow/Underflow .................................... 639
18.7.18
Cautions on Transition from Normal Operation or PWM Mode 1 to
Reset-Synchronous PWM Mode........................................................................... 640
18.7.19
Output Level in Complementary PWM Mode and Reset-Synchronous
PWM
Mode .......................................................................................................... 640
18.7.20
Interrupts in Module Standby Mode ..................................................................... 640
18.7.21
Simultaneous Input Capture of TCNT_1 and TCNT_2 in
Cascade
Connection.............................................................................................. 640
18.8
MTU Output Pin Initialization........................................................................................... 641
18.8.1
Operating Modes .................................................................................................. 641
18.8.2
Reset Start Operation ............................................................................................ 641
18.8.3
Operation in Case of Re-Setting Due to Error During Operation, etc. ................. 642
18.8.4
Overview of Initialization Procedures and Mode Transitions in Case of
Error
during
Operation, Etc. ................................................................................. 643
18.9
Port Output Enable (POE) ................................................................................................. 673
18.9.1
Features................................................................................................................. 673
18.9.2
Pin Configuration.................................................................................................. 675
18.9.3
Register Configuration.......................................................................................... 675
18.9.4
Operation .............................................................................................................. 681
Section 19 Serial Communication Interface with FIFO (SCIF)........................ 685
19.1
Overview............................................................................................................................ 685
19.1.1
Features................................................................................................................. 685
19.2
Pin Configuration............................................................................................................... 688
19.3
Register Description .......................................................................................................... 689
19.3.1
Receive Shift Register (SCRSR) .......................................................................... 690
19.3.2
Receive FIFO Data Register (SCFRDR) .............................................................. 690
19.3.3
Transmit Shift Register (SCTSR) ......................................................................... 690
19.3.4
Transmit FIFO Data Register (SCFTDR)............................................................. 691
19.3.5
Serial Mode Register (SCSMR)............................................................................ 691
19.3.6
Serial Control Register (SCSCR).......................................................................... 695
19.3.7
Serial Status Register (SCFSR) ............................................................................ 699
19.3.8
Bit Rate Register (SCBRR) .................................................................................. 707
19.3.9
FIFO Control Register (SCFCR) .......................................................................... 714
19.3.10
FIFO Data Count Register (SCFDR) .................................................................... 717
19.3.11
Serial Port Register (SCSPTR) ............................................................................. 717
Содержание HD6417641
Страница 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Страница 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Страница 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Страница 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Страница 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Страница 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Страница 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Страница 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Страница 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Страница 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Страница 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Страница 500: ...Section 13 Direct Memory Access Controller DMAC Rev 4 00 Sep 14 2005 Page 450 of 982 REJ09B0023 0400...
Страница 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Страница 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Страница 734: ...Section 18 Multi Function Timer Pulse Unit MTU Rev 4 00 Sep 14 2005 Page 684 of 982 REJ09B0023 0400...
Страница 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Страница 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Страница 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Страница 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Страница 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Страница 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Страница 1035: ......
Страница 1036: ...SH7641 Hardware Manual...