
Section 1 Overview
Rev. 4.00 Sep. 14, 2005 Page 6 of 828
REJ09B0023-0400
Items Specification
Compare match timer
(CMT)
•
16-bit counter
×
2 channels
•
Selection of four clocks
•
Interrupt request or DMA transfer request can be generated by
compare-match
Serial communication
interface with FIFO
(SCIF)
•
3 channels
•
Asynchronous mode or clock synchronous mode can be selected
•
Simultaneous transmission/reception (full-duplex) capability
•
Built-in dedicated baud rate generator
•
Separate 16-stage FIFO registers for transmission and reception
•
Dedicated Modem control function (Asynchronous mode)
I/O ports
•
Input or output can be selected for each bits
USB function module
•
Conforming to the USB standard
•
Corresponds mode of USB internal transceiver or external transceiver
•
Supports control (endpoint 0), balk transmission (endpoint 1, 2),
interrupt (endpoint 3)
•
Supports USB standard command and transaction class or vendor
command in firmware
•
FIFO buffer for end point (128-byte/endpoint)
•
Module input clock: 48MHz. Either self-powered or bus-powered mode
can be selected.
I
2
C bus interface (IIC2)
•
One channel
•
Conforms to the Phillips I
2
C bus interface specification.
•
Master/slave mode supported
•
Continuous transmission/reception supported
•
Either the I
2
C bus format or clock synchronous serial format is
selectable.
A/D converter
•
10 bits±8 LSB, 8 channels
•
Input range: 0 to AVcc (max. 3.6V)
U memory
•
Three independent read/write ports
8-/16-/32-bit access from the CPU
8-/16-/32-bit access from the DSP
8-/16-bit access from the DMAC
•
Total memory: 64-kbyte
Содержание HD6417641
Страница 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Страница 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Страница 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Страница 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Страница 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Страница 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Страница 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Страница 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Страница 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Страница 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Страница 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Страница 500: ...Section 13 Direct Memory Access Controller DMAC Rev 4 00 Sep 14 2005 Page 450 of 982 REJ09B0023 0400...
Страница 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Страница 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Страница 734: ...Section 18 Multi Function Timer Pulse Unit MTU Rev 4 00 Sep 14 2005 Page 684 of 982 REJ09B0023 0400...
Страница 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Страница 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Страница 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Страница 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Страница 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Страница 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Страница 1035: ......
Страница 1036: ...SH7641 Hardware Manual...