
Section 2 CPU
Rev. 4.00 Sep. 14, 2005 Page 86 of 982
REJ09B0023-0400
Table 2.27 Single Data Transfer Instructions
Instruction
Instruction Code
Operation
Execution
States
DC
MOVS.W @-As,Ds
111101AADDDD0000
As – 2
→
As, (As)
→
MSW of Ds, 0
→
LSW of Ds
1
MOVS.W @As,Ds
111101AADDDD0100
(As)
→
MSW of Ds,
0
→
LSW of Ds
1
MOVS.W @As+,Ds
111101AADDDD1000
(As)
→
MSW of Ds,
0
→
LSW of Ds, As + 2
→
As
1
MOVS.W @As+Is,Ds 111101AADDDD1100
(Asc)
→
MSW of Ds,
0
→
LSW of Ds, As + Is
→
As
1
MOVS.W Ds,@-As
*
111101AADDDD0001
As – 2
→
As,
MSW of Ds
→
(As)
1
MOVS.W Ds,@As
*
111101AADDDD0101
MSW of Ds
→
(As) 1
MOVS.W Ds,@As+
*
111101AADDDD1001
MSW of Ds
→
(As),
As + 2
→
As
1
MOVS.W Ds,@As+Is
*
111101AADDDD1101
MSW of Ds
→
(As),
As + Is
→
As
1
MOVS.L @-As,Ds
111101AADDDD0010
As – 4
→
As, (As)
→
Ds 1
MOVS.L @As,Ds
111101AADDDD0110
(As)
→
Ds 1
MOVS.L @As+,Ds
111101AADDDD1010
(As)
→
Ds, As + 4
→
As 1
MOVS.L @As+Is,Ds 111101AADDDD1110
(As)
→
Ds, As + Is
→
As 1
MOVS.L Ds,@-As
111101AADDDD0011
As – 4
→
As, Ds
→
(As) 1
MOVS.L Ds,@As
111101AADDDD0111
Ds
→
(As) 1
MOVS.L Ds,@As+
111101AADDDD1011
Ds
→
(As), As + 4
→
As 1
MOVS.L Ds,@As+Is 111101AADDDD1111
Ds
→
(As), As + Is
→
As 1
Note:
*
If guard bit registers A0G and A1G are specified in source operand Ds, the data is
output to the LDB[7:0] bus and the sign bit is copied into the upper bits, [31:8].
Содержание HD6417641
Страница 2: ...Rev 4 00 Sep 14 2005 Page ii of l...
Страница 7: ...Rev 4 00 Sep 14 2005 Page vii of l...
Страница 11: ...Rev 4 00 Sep 14 2005 Page xi of l USB Universal serial bus WDT Watch dog timer...
Страница 12: ...Rev 4 00 Sep 14 2005 Page xii of l...
Страница 28: ...Rev 4 00 Sep 14 2005 Page xxviii of l...
Страница 204: ...Section 4 Clock Pulse Generator CPG Rev 4 00 Sep 14 2005 Page 154 of 982 REJ09B0023 0400...
Страница 212: ...Section 5 Watchdog Timer WDT Rev 4 00 Sep 14 2005 Page 162 of 982 REJ09B0023 0400...
Страница 228: ...Section 6 Power Down Modes Rev 4 00 Sep 14 2005 Page 178 of 982 REJ09B0023 0400...
Страница 246: ...Section 8 X Y Memory Rev 4 00 Sep 14 2005 Page 196 of 982 REJ09B0023 0400...
Страница 318: ...Section 11 User Break Controller UBC Rev 4 00 Sep 14 2005 Page 268 of 982 REJ09B0023 0400...
Страница 454: ...Section 12 Bus State Controller BSC Rev 4 00 Sep 14 2005 Page 404 of 982 REJ09B0023 0400...
Страница 500: ...Section 13 Direct Memory Access Controller DMAC Rev 4 00 Sep 14 2005 Page 450 of 982 REJ09B0023 0400...
Страница 504: ...Section 14 U Memory Rev 4 00 Sep 14 2005 Page 454 of 982 REJ09B0023 0400...
Страница 566: ...Section 17 Compare Match Timer CMT Rev 4 00 Sep 14 2005 Page 516 of 982 REJ09B0023 0400...
Страница 734: ...Section 18 Multi Function Timer Pulse Unit MTU Rev 4 00 Sep 14 2005 Page 684 of 982 REJ09B0023 0400...
Страница 868: ...Section 21 A D Converter Rev 4 00 Sep 14 2005 Page 818 of 982 REJ09B0023 0400...
Страница 914: ...Section 23 I O Ports Rev 4 00 Sep 14 2005 Page 864 of 982 REJ09B0023 0400...
Страница 956: ...Section 24 List of Registers Rev 4 00 Sep 14 2005 Page 906 of 982 REJ09B0023 0400...
Страница 1016: ...Section 25 Electrical Characteristics Rev 4 00 Sep 14 2005 Page 966 of 982 REJ09B0023 0400...
Страница 1024: ...Appendix Rev 4 00 Sep 14 2005 Page 974 of 982 REJ09B0023 0400...
Страница 1032: ...Rev 4 00 Sep 14 2005 Page 982 of 982 REJ09B0023 0400 X X Y data addressing 52 X Y memory 193...
Страница 1035: ......
Страница 1036: ...SH7641 Hardware Manual...