Chapter 8 LCD Module (S08LCDLPV1)
MC9S08LG32 MCU Series, Rev. 5
166
Freescale Semiconductor
9.3.4
LCD Regulated Voltage Control Register (LCDRVC)
Figure 9-6. LCD Regulated Voltage Control Register (LCDRVC)
Read: anytime.
Write: anytime.
This register is not available for MC9S08LG32 series. Writing to this bit is not recommended.
Table 9-5. LCDSUPPLY Field Descriptions
Field
Description
7
CPSEL
Charge Pump or Resistor Bias Select
— Selects LCD module charge pump or a resistor network to supply the
LCD voltages V
LL1
, V
LL2
, and V
LL3
. See
for more detail.
0 LCD charge pump is disabled. Resistor network selected (The internal 1/3-bias is forced.)
1 LCD charge pump is selected. Resistor network disabled (The internal 1/3-bias is forced.)
6
HREFSEL
High Reference Select
— This feature is not available for MC9S08LG32 series. Writing to this bit is not
recommended.
5:4
LADJ[1:0]
LCD Module Load Adjust
— The LCD load adjust bits are used to configure the LCD module to handle different
LCD glass capacitance.
For CPSEL = 1
Adjust the clock source for the charge pump. Higher loads require higher charge pump clock rates.
00 - Fastest clock source for charge pump (LCD glass capacitance 8000pf or lower)
01 - Intermediate clock source for charge pump (LCD glass capacitance 6000pf or lower))
10 - Intermediate clock source for charge pump (LCD glass capacitance 4000pf or lower)
11 - Slowest clock source for charge pump (LCD glass capacitance 2000pf or lower)
For CPSEL = 0
Adjust the resistor bias network for different LCD glass capacitance
00 - Low Load (LCD glass capacitance 2000pf or lower)
01 - Low Load (LCD glass capacitance 2000pf or lower)
10 - High Load (LCD glass capacitance 8000pf or lower)
11 - High Load (LCD glass capacitance 8000pf or lower)
2
BBYPASS
Op Amp Control
— This feature is not available for MC9S08LG32 series. Writing to this bit is not recommended.
1:0
VSUPPLY[1:0]
Voltage Supply Control
— Configures whether the LCD module power supply is external or internal. Avoid
modifying this bit field while the LCD module is enabled (e.g., LCDEN = 1). See
00 Drive V
LL2
internally from V
DD
01 Drive V
LL3
internally from V
DD
10 Reserved
11 Drive V
LL3
externally
7
6
5
4
3
2
1
0
R
RVEN
0
0
0
RVTRIM3
RVTRIM2
RVTRIM1
RVTRIM0
W
Reset
0
0
0
0
1
0
0
0
Unimplemented or Reserved
Содержание MC9S08LG16
Страница 2: ......
Страница 4: ......
Страница 8: ......
Страница 20: ......
Страница 26: ...Chapter 1 Device Overview MC9S08LG32 MCU Series Rev 5 26 Freescale Semiconductor...
Страница 40: ...Chapter 2 Pins and Connections MC9S08LG32 MCU Series Rev 5 40 Freescale Semiconductor...
Страница 96: ...Chapter 5 Resets Interrupts and General System Control MC9S08LG32 MCU Series Rev 5 96 Freescale Semiconductor...
Страница 296: ...Chapter 12 Serial Peripheral Interface S08SPIV4 MC9S08LG32 MCU Series Rev 5 296 Freescale Semiconductor...
Страница 372: ......