Chapter 16 Internal Clock Source (S08ICSV3)
MC9S08LG32 MCU Series, Rev. 5
228
Freescale Semiconductor
11.1.1
Features
Key features of the ICS module are:
•
Frequency-locked loop (FLL) is trimmable for accuracy
•
Internal or external reference clocks can be used to control the FLL
•
Reference divider is provided for external clock
•
Internal reference clock has 9 trim bits available
•
Internal or external reference clocks can be selected as the clock source for the MCU
•
Whichever clock is selected as the source can be divided down
— 2 bit select for clock divider is provided
– Allowable dividers are: 1, 2, 4, 8
•
Control signals for a low-power oscillator clock generator (OSCOUT) as the ICS external
reference clock are provided
— HGO, RANGE, EREFS, ERCLKEN, EREFSTEN
•
FLL Engaged Internal mode is automatically selected out of reset
•
BDC clock is provided as a constant divide by 2 of the low range DCO output
•
Three selectable digitally controlled oscillators (DCO) optimized for different frequency ranges.
•
Option to maximize output frequency for a 32768 Hz external reference clock source.
11.1.2
Block Diagram
Содержание MC9S08LG16
Страница 2: ......
Страница 4: ......
Страница 8: ......
Страница 20: ......
Страница 26: ...Chapter 1 Device Overview MC9S08LG32 MCU Series Rev 5 26 Freescale Semiconductor...
Страница 40: ...Chapter 2 Pins and Connections MC9S08LG32 MCU Series Rev 5 40 Freescale Semiconductor...
Страница 96: ...Chapter 5 Resets Interrupts and General System Control MC9S08LG32 MCU Series Rev 5 96 Freescale Semiconductor...
Страница 296: ...Chapter 12 Serial Peripheral Interface S08SPIV4 MC9S08LG32 MCU Series Rev 5 296 Freescale Semiconductor...
Страница 372: ......