Chapter 19 Debug Module (DBG) (64K)
MC9S08LG32 MCU Series, Rev. 5
Freescale Semiconductor
363
NOTE
The DBG trigger register (DBGT) can not be changed unless ARM=0.
19.3.2.14 Debug Status Register (DBGS)
1001
↓
1111
No Trigger
Module Base + 0x000E
7
6
5
4
3
2
1
0
R
AF
BF
CF
0
0
0
0
ARMF
W
POR
or non-
end-run
0
0
0
0
0
0
0
1
Reset
end-run
1
1
In the case of an end-trace to reset where DBGEN=1 and BEGIN=0, ARMF gets cleared by reset but AF, BF, and CF do not
change after reset.
U
U
U
0
0
0
0
0
= Unimplemented or Reserved
Figure 19-15. Debug Status Register (DBGS)
Table 19-17. DBGS Field Descriptions
Field
Description
7
AF
Trigger A Match Bit
— The AF bit indicates if Trigger A match condition was met since arming.
0 Comparator A did not match
1 Comparator A match
6
BF
Trigger B Match Bit
— The BF bit indicates if Trigger B match condition was met since arming.
0 Comparator B did not match
1 Comparator B match
5
CF
Trigger C Match Bit
— The CF bit indicates if Trigger C match condition was met since arming.
0 Comparator C did not match
1 Comparator C match
0
ARMF
Arm Flag Bit
— The ARMF bit indicates whether the debugger is waiting for trigger or waiting for the FIFO to fill.
While DBGEN = 1, this status bit is a read-only image of the ARM bit in DBGC. See
”
for more information.
0 Debugger not armed
1 Debugger armed
Table 19-16. Trigger Mode Encoding
TRG Value
Meaning
Содержание MC9S08LG16
Страница 2: ......
Страница 4: ......
Страница 8: ......
Страница 20: ......
Страница 26: ...Chapter 1 Device Overview MC9S08LG32 MCU Series Rev 5 26 Freescale Semiconductor...
Страница 40: ...Chapter 2 Pins and Connections MC9S08LG32 MCU Series Rev 5 40 Freescale Semiconductor...
Страница 96: ...Chapter 5 Resets Interrupts and General System Control MC9S08LG32 MCU Series Rev 5 96 Freescale Semiconductor...
Страница 296: ...Chapter 12 Serial Peripheral Interface S08SPIV4 MC9S08LG32 MCU Series Rev 5 296 Freescale Semiconductor...
Страница 372: ......