UM10462
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 5.5 — 21 December 2016
447 of 523
NXP Semiconductors
UM10462
Chapter 24: LPC11U3x/2x/1x Appendix ARM Cortex-M0
The vector table is fixed at address
0x00000000
.
24.3.3.5 Exception priorities
shows, all exceptions have an associated priority, with:
•
a lower priority value indicating a higher priority
•
configurable priorities for all exceptions except Reset, HardFault, and NMI.
If software does not configure any priorities, then all exceptions with a configurable priority
have a priority of 0. For information about configuring exception priorities see
•
•
.
Configurable priority values are in the range 0-192, in steps of 64. The Reset, HardFault,
and NMI exceptions, with fixed negative priority values, always have higher priority than
any other exception.
Fig 80. Vector table
,QLWLDO63YDOXH
5HVHW
+DUG)DXOW
10,
[
[
[
[&
[
5HVHUYHG
69&DOO
3HQG69
6\V7LFN
,54
5HVHUYHG
[&
[
[&
[
2IIVHW
([FHSWLRQQXPEHU
9HFWRU
,54
,54
[
,54
[
[%&
,54QXPEHU