UM10462
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 5.5 — 21 December 2016
282 of 523
NXP Semiconductors
UM10462
Chapter 13: LPC11U3x/2x/1x SSP/SPI
13.6.9 SSP/SPI Interrupt Clear Register
Software can write one or more ones to this write-only register, to clear the corresponding
interrupt conditions in the SPI controller. Note that the other two interrupt conditions can
be cleared by writing or reading the appropriate FIFO or disabled by clearing the
corresponding bit in SSPIMSC registers.
13.7 Functional description
13.7.1 Texas Instruments synchronous serial frame format
shows the 4-wire Texas Instruments synchronous serial frame format supported
by the SPI module.
Table 267. SSP/SPI Masked Interrupt Status register (MIS - address 0x4004 001C (SSP0) and
0x4005 801C (SSP1)) bit description
Bit
Symbol
Description
Reset
value
0
RORMIS
This bit is 1 if another frame was completely received while the
RxFIFO was full, and this interrupt is enabled.
0
1
RTMIS
This bit is 1 if the Rx FIFO is not empty, has not been read for a
time-out period, and this interrupt is enabled. The time-out period is
the same for master and slave modes and is determined by the SSP
bit rate: 32 bits at PCLK / (CPSDVSR
[SCR+1]).
0
2
RXMIS
This bit is 1 if the Rx FIFO is at least half full, and this interrupt is
enabled.
0
3
TXMIS
This bit is 1 if the Tx FIFO is at least half empty, and this interrupt is
enabled.
0
31:4
-
Reserved, user software should not write ones to reserved bits. The
value read from a reserved bit is not defined.
NA
Table 268. SSP/SPI interrupt Clear Register (ICR - address 0x4004 0020 (SSP0) and
0x4005 8020 (SSP1)) bit description
Bit
Symbol
Description
Reset Value
0
RORIC
Writing a 1 to this bit clears the “frame was received when
RxFIFO was full” interrupt.
NA
1
RTIC
Writing a 1 to this bit clears the Rx FIFO was not empty and
has not been read for a timeout period interrupt. The timeout
period is the same for master and slave modes and is
determined by the SSP bit rate: 32 bits at PCLK / (CPSDVSR
[SCR+1]).
NA
31:2
-
Reserved, user software should not write ones to reserved
bits. The value read from a reserved bit is not defined.
NA