UM10462
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 5.5 — 21 December 2016
41 of 523
NXP Semiconductors
UM10462
Chapter 3: LPC11U3x/2x/1x System control block
3.5.39 Deep-sleep mode configuration register
The bits in this register (BOD_PD and WDTOSC_OD) can be programmed to control
aspects of Deep-sleep and Power-down modes. The bits are loaded into corresponding
bits of the PDRUNCFG register when Deep-sleep mode or Power-down mode is entered.
Remark:
Hardware forces the analog blocks to be powered down in Deep-sleep and
Power-down modes according to the power configuration described in
and
.An exception are the exception of BOD and watchdog oscillator, which
can be configured to remain running through this register. The WDTOSC_PD value
written to the PDSLEEPCFG register is overwritten if the LOCK bit in the WWDT MOD
register (see
) is set. See
for details.
Table 44.
Interrupt wake-up enable register 1 (STARTERP1, address 0x4004 8214) bit
description
Bit
Symbol
Value
Description
Reset
value
11:0
Reserved.
-
12
WWDTINT
WWDT interrupt wake-up
0
0
Disabled
1
Enabled
13
BODINT
Brown Out Detect (BOD) interrupt wake-up
0
0
Disabled
1
Enabled
18:14
-
Reserved
-
19
USB_WAKEUP
USB need_clock signal wake-up
0
0
Disabled
1
Enabled
20
GPIOINT0
GPIO GROUP0 interrupt wake-up
0
0
Disabled
1
Enabled
21
GPIOINT1
GPIO GROUP1 interrupt wake-up
0
0
Disabled
1
Enabled
31:22
Reserved.
-
Table 45.
Deep-sleep configuration register (PDSLEEPCFG, address 0x4004 8230) bit
description
Bit
Symbol
Value Description
Reset
value
2:0
Reserved.
111
3
BOD_PD
BOD power-down control for Deep-sleep and Power-down
mode
1
0
Powered
1
Powered down
5:4
Reserved.
11