UM10462
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 5.5 — 21 December 2016
138 of 523
NXP Semiconductors
UM10462
Chapter 8: LPC11U3x/2x/1x Pin configuration
[1]
Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled; IA = inactive, no pull-up/down enabled;
F = floating; floating pins, if not used, should be tied to ground or power to minimize power consumption.
[2]
RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep
power-down mode. An external pull-up resistor is required on this pin for the Deep power-down mode.
[3]
5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis.
[4]
I
2
C-bus pins compliant with the I
2
C-bus specification for I
2
C standard mode, I
2
C Fast-mode, and I
2
C Fast-mode Plus. The pin requires
an external pull-up to provide output functionality. When power is switched off, this pin is floating and does not disturb the I2C lines.
Open-drain configuration applies to all functions on this pin.
[5]
5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis; includes
high-current output driver.
[6]
5 V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input.
When configured as a ADC input, digital section of the pad is disabled and the pin is not 5 V tolerant; includes digital input glitch filter.
[7]
Pad provides USB functions. It is designed in accordance with the USB specification, revision 2.0 (Full-speed and Low-speed mode
only). This pad is not 5 V tolerant.
[8]
When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded
(grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.
To assign a peripheral function to a port, program the FUNC bits in the port pin’s IOCON
register with this function. The user must ensure that the assignment of a function to a port
pin is unambiguous. Only the debug functions for JTAG and SWD are selected by default
in their corresponding IOCON registers. All other functions must be programmed in the
IOCON block before they can be used. For details see
Table 133. Multiplexing of peripheral functions
Peripheral
Function
Type Default
Available on ports
HVQFN33/LQFP48/TFBGA48 LQFP48/TFBGA48
TFBGA48
USART
RXD
I
no
PIO0_18
-
PIO1_14
PIO1_26
-
TXD
O
no
PIO0_19
-
PIO1_13
PIO1_27
-
CTS
I
no
PIO0_7
-
-
-
-
RTS
O
no
PIO0_17
-
-
-
-
DTR
O
no
PIO1_13
PIO1_19
-
-
-
DSR
I
no
-
-
PIO1_14
PIO1_20
-
DCD
I
no
PIO1_15
PIO1_21 -
-
RI
I
no
PIO1_16
PIO1_22
-
SCLK
I/O
no
PIO0_17
PIO1_28
-
-
SSP0
SCK0
I/O
no
PIO0_6
PIO0_10
PIO1_29
-
SSEL0
I/O
no
PIO0_2
-
-
-
-
MISO0
I/O
no
PIO0_8
-
-
-
-
MOSI0
I/O
no
PIO0_9
-
-
-
-
SSP1
SCK1
I/O
no
PIO1_15
PIO1_20
-
-
SSEL1
I/O
no
PIO1_19
PIO1_23
-
-
MISO1
I/O
no
PIO0_22
PIO1_21
-
-
MOSI1
I/O
no
PIO0_21
PIO1_22
-
-
CT16B0
CT16B0_CAP0
I
no
PIO0_2
PIO1_16
-
-
CT16B0_MAT0
O
no
PIO0_8
PIO1_13
-
-
CT16B0_MAT1
O
no
PIO0_9
PIO1_14
-
-
CT16B0_MAT2
O
no
PIO0_10
PIO1_15
-
-
-