UM10462
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 5.5 — 21 December 2016
13 of 523
NXP Semiconductors
UM10462
Chapter 1: LPC11U3x/2x/1x Introductory information
(1) Not available on HVQFN33 packages.
(2) CT16B0_CAP1, CT16B1_CAP1 available on LQFP64 packages only; CT32B0_CAP1 available on TFBGA48, LQFP48, and
LQFP64 packages only; CT32B1_CAP1 available in TFBGA48/LQFP64 packages only.
(3) LPC11U37HFBD64/401 only.
Fig 3.
Block diagram (LPC11U3x)
SRAM
8/10/12 kB
ARM
CORTEX-M0
TEST/DEBUG
INTERFACE
FLASH
40/48/64/96/128 kB
HIGH-SPEED
GPIO
AHB TO APB
BRIDGE
CLOCK
GENERATION,
POWER CONTROL,
SYSTEM
FUNCTIONS
RESET
SWD, JTAG
LPC11U3x
slave
slave
master
slave
slave
ROM
16 kB
slave
AHB-LITE BUS
GPIO ports 0/1
I/O
HANDLER
(3)
IOH_[20:0]
CLKOUT
IRC, WDO
SYSTEM OSCILLATOR
POR
PLL0
USB PLL
BOD
10-bit ADC
USART/
SMARTCARD INTERFACE
AD[7:0]
RXD
TXD
CTS, RTS, DTR
SCLK
GPIO INTERRUPTS
32-bit COUNTER/TIMER 0
CT32B0_MAT[3:0]
CT32B0_CAP[1:0]
(2)
32-bit COUNTER/TIMER 1
CT32B1_MAT[3:0]
CT32B1_CAP[1:0]
(2)
DCD, DSR
(1)
, RI
(1)
16-bit COUNTER/TIMER 1
WINDOWED WATCHDOG
TIMER
GPIO GROUP0 INTERRUPTS
CT16B1_MAT[1:0]
16-bit COUNTER/TIMER 0
CT16B0_MAT[2:0]
CT16B0_CAP[1:0]
(2)
CT16B1_CAP[1:0]
(2)
GPIO pins
GPIO pins
GPIO GROUP1 INTERRUPTS
GPIO pins
system bus
SSP0
SCK0, SSEL0,
MISO0, MOSI0
SSP1
SCK1, SSEL1,
MISO1, MOSI1
I
2
C-BUS
IOCON
SYSTEM CONTROL
PMU
SCL, SDA
XTALIN XTALOUT
USB DEVICE
CONTROLLER
USB_DP
USB_DM
USB_VBUS
USB_FTOGGLE,
USB_CONNECT
002aag345
master
slave
EEPROM
4 kB