UM10462
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2016. All rights reserved.
User manual
Rev. 5.5 — 21 December 2016
83 of 523
NXP Semiconductors
UM10462
Chapter 7: LPC11U3x/2x/1x I/O configuration
7.3.9 RESET pin (pin RESET_PIO0_0)
See
for the reset pad configuration. RESET functionality is not available in
Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep
power-down mode. An external pull-up resistor is required on this pin for the Deep
power-down mode. The reset pin includes a fixed 20 ns glitch filter.
7.3.10 WAKEUP pin (pin PIO0_16)
The WAKEUP pin is combined with pin PIO0_16 and includes a 20 ns fixed glitch filter.
This pin must be pulled HIGH externally to enter Deep power-down mode and pulled LOW
to exit Deep power-down mode. A LOW-going pulse as short as 50 ns wakes up the part.
Fig 14. Reset pad configuration
V
SS
reset
002aaf274
V
DD
V
DD
V
DD
Rpu
ESD
ESD
20 ns RC
GLITCH FILTER
PIN