NXP Semiconductors
FXTH87E
FXTH87E, Family of Tire Pressure Monitor Sensors
FXTH87ERM
All information provided in this document is subject to legal disclaimers.
© NXP B.V. 2019. All rights reserved.
Reference manual
Rev. 5.0 — 4 February 2019
41 / 183
Vector
Priority
Vector
No.
Jump Table
Vector Addr
(High/Low)
Vector
Name
Module
Source Flags
Enables Description
2
$DFFA - $DFFB
Reserved
1
$DFFC - $DFFD
Vswi
SWI
opcode
—
—
Interrupt from the CPU when an SWI
instruction has been executed.
Sys Ctrl
- POR
—
—
Reset from power on sequence.
Sys Ctrl
- PRF
PRF
PRST[5:0] Reset from PWU when the reset interval
elapsed.
Sys Ctrl
- COP
—
COPE
Reset when COP watchdog times out.
Sys Ctrl
- LVD
—
LVDRE
Reset from the LVD when the supply
voltage
has dropped below the LVD threshold.
Temp
Restart
—
TRE
Reset when the temperature falls below
the temperature restart threshold
Illegal
opcode
—
—
Reset from the CPU when trying to
execute an illegal opcode.
0
$DFFE -$DFFF
Vreset
Illegal
address
—
—
Reset from the CPU when trying to
access an illegal address.
7.6 Low-Voltage Detect (LVD) System
The FXTH87E includes a system to detect low voltage conditions in order to protect
memory contents and control MCU system states during supply voltage variations. The
system is comprised of a power-on reset (POR) circuit and an LVD circuit with a user
selectable trip voltage, either high (V
LVDH
) or low (V
LVDL
). The LVD circuit is enabled
when LVDE in SPMSC1 is high and the trip voltage is selected by LVDV in SPMSC3.
The LVD is disabled upon entering any of the STOP modes unless the LVDSE bit is set.
If LVDSE and LVDE are both set, then the MCU cannot enter STOP1.
7.6.1 Power-on reset operation
When power is initially applied to the FXTH87E, or when the supply voltage drops
below the V
POR
level, the POR circuit will cause a reset condition. As the supply voltage
rises, the LVD circuit will hold the chip in reset until the supply has risen above the level
determined by LVDV bit. Both the POR bit and the LVD bit in SRS are set following a
POR.
7.6.2 LVD reset operation
The LVD can be configured to generate a reset upon detection of a low voltage condition
has occurred by setting LVDRE to 1 when the supply voltage has fallen below the level
determined by LVDV bit. After an LVD reset has occurred, the LVD system will hold the
FXTH87E in reset until the supply voltage has risen above the level determined by LVDV
bit. The threshold for falling and rising differ by a small amount of hysteresis. The LVD bit
in the SRS register is set following either an LVD reset or POR.
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from
Downloaded from