ML51/ML54/ML56
Sep. 01, 2020
Page
448
of 719
Rev 2.00
ML
51
/ML
54
/ML
5
6 S
E
RI
E
S
TECHNI
CA
L
RE
F
E
R
E
NC
E
M
A
NU
A
L
ML51/M
L54
/M
L56
Series
Tec
hnical Reference
Manual
PWM0DTEN
– PWM Dead-time Enable (TA Protected)
Register
SFR Address
Reset Value
PWM0DTEN
F9H, Page 1
0000_0000 b
7
6
5
4
3
2
1
0
-
-
-
PWMnDTCNT.8
-
PDT45EN
PDT23EN
PDT01EN
-
-
-
R/W
-
R/W
R/W
R/W
Bit
Name
Description
[7:5]
0
Reserved
[4]
PWMnDTCNT.8
PWM Dead-Time Counter Bit 8
See PWMnDTCNT register.
[3]
0
Reserved
[2]
PDT45EN
PWM4/5 Pair Dead-Time Insertion Enable
This bit is valid only when PWM4/5 is under complementary mode.
0 = No delay on GP4/GP5 pair signals.
1 = Insert dead-time delay on the rising edge of GP4/GP5 pair signals.
[1]
PDT23EN
PWM2/3 Pair Dead-Time Insertion Enable
This bit is valid only when PWM2/3 is under complementary mode.
0 = No delay on GP2/GP3 pair signals.
1 = Insert dead-time delay on the rising edge of GP2/GP3 pair signals.
[0]
PDT01EN
PWM0/1 Pair Dead-Time Insertion Enable
This bit is valid only when PWM0/1 is under complementary mode.
0 = No delay on GP0/GP1 pair signals.
1 = Insert dead-time delay on the rising edge of GP0/GP1 pair signals.