ML51/ML54/ML56
Sep. 01, 2020
Page
251
of 719
Rev 2.00
ML
51
/ML
54
/ML
5
6 S
E
RI
E
S
TECHNI
CA
L
RE
F
E
R
E
NC
E
M
A
NU
A
L
ML51/M
L54
/M
L56
Series
Tec
hnical Reference
Manual
ADCBAH
– ADC RAM Base Address High Byte
Register
SFR Address
Reset Value
ADCBAH
E4H, Page 0
0000_0000 b
7
6
5
4
3
2
1
0
-
ADCBA[11:8]
-
R/W
Bit
Name
Description
[7:4]
-
Reserved
[3:0]
ADCBA[11:8]
ADC RAM Base Address (High Byte)
The most significant 4 bits of RAM base address to store ADC continue sampling data.
RAM base address ADCBA[11:0] = {ADCBAH[3:0], ADCBAL[7:0]}