ML51/ML54/ML56
Sep. 01, 2020
Page
231
of 719
Rev 2.00
ML
51
/ML
54
/ML
5
6 S
E
RI
E
S
TECHNI
CA
L
RE
F
E
R
E
NC
E
M
A
NU
A
L
ML51/M
L54
/M
L56
Series
Tec
hnical Reference
Manual
PWM0FBD
– PWM Fault Brake Data
Register
SFR Address
Reset Value
PWM0FBD
D7H, Page 1
0000_0000 b
7
6
5
4
3
2
1
0
FBF
FBINLS
FBD5
FBD4
FBD3
FBD2
FBD1
FBD0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Name
Description
[7]
FBF
Fault Brake Flag
This flag is set when FBINEN is set as 1 and FB pin detects an edge, which matches FBINLS
(PWM0FBD.6) selection. This bit is cleared by software. After FBF is cleared, Fault Brake data
output will not be released until PWM0RUN (PWM0CON0.7) is set.
[6]
FBINLS
PWM_BRAKE Pin Input Level Selection
0 = Falling edge.
1 = Rising edge.
[5:0]
FBDn
PWMn Fault Brake Data
0 = PWMn signal is overwritten by 0 once Fault Brake asserted.
1 = PWMn signal is overwritten by 1 once Fault Brake asserted.