ML51/ML54/ML56
Sep. 01, 2020
Page
173
of 719
Rev 2.00
ML
51
/ML
54
/ML
5
6 S
E
RI
E
S
TECHNI
CA
L
RE
F
E
R
E
NC
E
M
A
NU
A
L
ML51/M
L54
/M
L56
Series
Tec
hnical Reference
Manual
EIPH2
– Extensive Interrupt Priority High 2
Register
SFR Address
Reset Value
EIPH2
ADH, Page 0
0000_0000 b
7
6
5
4
3
2
1
0
RTCH
PDMA3H
PDMA2H
SMC1H
TKH
PPWM1H
PI2C1H
PACMPH
RW
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Name
Description
[7]
RTCH
RTCH interrupt priority high bit
[6]
PDMA3H
PDMA3H interrupt priority high bit
[5]
PDMA2H
PDMA2H interrupt priority high bit
[4]
SMC1H
SMC1H interrupt priority high bit
[3]
TKH
Touch Key interrupt priority high bit
[2]
PPWM1H
PPWM1H interrupt priority high bit
[1]
PI2C1H
I
2
C interrupt priority high bit
[0]
PACMPH
ACMP interrupt priority high bit
Note:
EIPH2 is used in combination with the EIP2 to determine the priority of each interrupt source. See Table 6.2-5 Interrupt
Priority Level Setting for correct interrupt priority configuration.