ML51/ML54/ML56
Sep. 01, 2020
Page
433
of 719
Rev 2.00
ML
51
/ML
54
/ML
5
6 S
E
RI
E
S
TECHNI
CA
L
RE
F
E
R
E
NC
E
M
A
NU
A
L
ML51/M
L54
/M
L56
Series
Tec
hnical Reference
Manual
PnG0
PnG1
PWM1/2/3 output control
PWM
mode
select
PWMnMOD[1:0]
(PWMnCON1[7:6])
Mask
output
PWMnMD0
PWMnMEN0
PWMnMD1
PWMnMEN1
PWMnC0/1
mode
0
1
0
1
PWMnMEN,
PWMnMD
PWMn_CH0
PWMn_CH1
Figure 6.8-4 PWM1/2/3 Control Block Diagram
Note:
A loading of new period and duty by setting LOAD should be ensured complete by monitoring it
and waiting for a hardware automatic clearing LOAD bit. Any updating of PWM Register Description
during LOAD bit as logic 1 will cause unpredictable output