ML51/ML54/ML56
Sep. 01, 2020
Page
172
of 719
Rev 2.00
ML
51
/ML
54
/ML
5
6 S
E
RI
E
S
TECHNI
CA
L
RE
F
E
R
E
NC
E
M
A
NU
A
L
ML51/M
L54
/M
L56
Series
Tec
hnical Reference
Manual
EIP2
– Extensive Interrupt Priority 2
[6]
Register
SFR Address
Reset Value
EIP2
ACH, Page 0
0000_0000 b
7
6
5
4
3
2
1
0
RTC
PDMA3
PDMA2
SMC1
TK
PPWM1
PI2C1
PACMP
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Bit
Name
Description
[7]
RTC
RTC interrupt priority low bit
[6]
PDMA3
PDMA3 interrupt priority low bit
[5]
PDMA2
PDMA2 interrupt priority low bit
[4]
SMC1
SMC1 interrupt priority low bit
[3]
TK
Touch Key interrupt priority low bit
[2]
PPWM1
PPWM1 interrupt priority low bit
[1]
PI2C1
I
2
C interrupt priority low bit
[0]
PACMP
ACMP interrupt priority low bit
Note:
EIP2 is used in combination with the EIPH2 to determine the priority of each interrupt source. See Table 6.2-5 Interrupt
Priority Level Setting for correct interrupt priority configuration.