ML51/ML54/ML56
Sep. 01, 2020
Page
449
of 719
Rev 2.00
ML
51
/ML
54
/ML
5
6 S
E
RI
E
S
TECHNI
CA
L
RE
F
E
R
E
NC
E
M
A
NU
A
L
ML51/M
L54
/M
L56
Series
Tec
hnical Reference
Manual
PWM0DTCNT
– PWM Dead-time Counter (TA Protected)
Register
SFR Address
Reset Value
PWM0DTCNT
FAH, Page 1, TA protected
0000_0000 b
7
6
5
4
3
2
1
0
PWM0DTCNT[7:0]
R/W
Bit
Name
Description
[7:0]
PWM0DTCNT[7:0] PWM Dead-Time Counter Low Byte
This 8-bit field combined with PWMnDTEN .4 forms a 9-bit PWM dead-time counter
PWM0DTCNT. This counter is valid only when PWM is under complementary mode and
the correspond PWMnDTEN bit for PWM pair is set.
PWM dead-time =
SYS
F
1
PDTCNT
.
Note that user should not modify PWM0DTCNT during PWM run time.
Synchronous Mode
Synchronous mode is enabled when PWMMOD[1:0] = [1:0]. In this mode, PG0/2/4 output PWM
signals the same as the independent mode. PG1/3/5 output just the same in-phase PWM signals of
PG02/4 correspondingly.